3 * This file is subject to the terms and conditions of the GNU General Public
4 * License. See the file "COPYING" in the main directory of this archive
7 * Copyright (C) 1999 by Helge Deller
8 * Copyright 1999 SuSE GmbH (Philipp Rumpf)
9 * Copyright 1999 Philipp Rumpf (prumpf@tux.org)
10 * Copyright 2000 Hewlett Packard (Paul Bame, bame@puffin.external.hp.com)
11 * Copyright (C) 2001 Grant Grundler (Hewlett Packard)
13 * Initial Version 04-23-1999 by Helge Deller <deller@gmx.de>
17 #include <linux/autoconf.h> /* for CONFIG_SMP */
19 #include <asm/offsets.h>
22 #include <asm/assembly.h>
23 #include <asm/pgtable.h>
24 #include <asm/pdc.h> /* for PDC_PSW defines */
42 .export _stext,data /* Kernel want it this way! */
48 /* Make sure sr4-sr7 are set to zero for the kernel address space */
54 /* Clear BSS (shouldn't the boot loader do this?) */
56 .import __bss_start,data
57 .import __bss_stop,data
59 ldil L%PA(__bss_start),%r3
60 ldo R%PA(__bss_start)(%r3),%r3
61 ldil L%PA(__bss_stop),%r4
62 ldo R%PA(__bss_stop)(%r4),%r4
64 cmpb,<<,n %r3,%r4,$bss_loop
67 /* Save away the arguments the boot loader passed in (32 bit args) */
69 ldil L%PA(boot_args),%r1
70 ldo R%PA(boot_args)(%r1),%r1
76 /* Initialize startup VM. Just map first 8 MB of memory */
79 ldo R%PA(pg0)(%r1),%r1
82 ldo R%PA(pmd0)(%r5),%r5
83 ldo _PAGE_TABLE(%r5),%r3
85 ldil L%PA(swapper_pg_dir),%r4
86 ldo R%PA(swapper_pg_dir)(%r4),%r4
88 mtctl %r4,%cr24 /* Initialize kernel root pointer */
89 mtctl %r4,%cr25 /* Initialize user root pointer */
91 stw %r3,ASM_PGD_ENTRY*ASM_PGD_ENTRY_SIZE(%r4)
93 ldo _PAGE_TABLE(%r1),%r3
94 ldo ASM_PMD_ENTRY*ASM_PMD_ENTRY_SIZE(%r5),%r5
95 ldi ASM_PT_INITIAL,%r1
98 ldo ASM_PAGE_SIZE(%r3),%r3
100 ldo ASM_PMD_ENTRY_SIZE(%r5),%r5
102 ldo _PAGE_KERNEL(%r0),%r3 /* Hardwired 0 phys addr start */
104 ldo R%PA(pg0)(%r1),%r1
107 std,ma %r3,ASM_PTE_ENTRY_SIZE(%r1)
108 ldo ASM_PAGE_SIZE(%r3),%r3
109 bb,>= %r3,31-KERNEL_INITIAL_ORDER,$pgt_fill_loop
112 /* And the RFI Target address too */
113 load32 start_kernel, %r11
115 /* And the stack pointer too */
116 load32 PA(init_thread_union+THREAD_SZ_ALGN),%sp
118 /* And the initial task pointer */
120 load32 init_thread_union,%r6
123 /* And the interrupt stack */
125 load32 interrupt_stack,%r6
128 /* Act like PDC just called us - that's how slave CPUs enter */
129 #define MEM_PDC_LO 0x388
130 #define MEM_PDC_HI 0x35C
131 ldw MEM_PDC_LO(%r0),%r3
132 ldw MEM_PDC_HI(%r0),%r6
133 depd %r6, 31, 32, %r3 /* move to upper word */
136 /* Set the smp rendevous address into page zero.
137 ** It would be safer to do this in init_smp_config() but
138 ** it's just way easier to deal with here because
139 ** of 64-bit function ptrs and the address is local to this file.
141 ldil L%PA(smp_slave_stext),%r10
142 ldo R%PA(smp_slave_stext)(%r10),%r10
143 stw %r10,0x10(%r0) /* MEM_RENDEZ */
144 stw %r0,0x28(%r0) /* MEM_RENDEZ_HI - assume addr < 4GB */
150 ** Code Common to both Monarch and Slave processors.
152 ** %r3 PDCE_PROC address
153 ** %r11 RFI target address.
155 ** Caller must init: SR4-7, %sp, %r10, %cr24/25,
160 #else /* CONFIG_SMP */
161 /* Clear PDC's CPU handoff address - we won't use it */
162 stw %r0,0x10(%r0) /* MEM_RENDEZ */
163 stw %r0,0x28(%r0) /* MEM_RENDEZ_HI */
164 #endif /* CONFIG_SMP */
166 /* Save the rfi target address */
167 ldd TI_TASK-THREAD_SZ_ALGN(%sp), %r10
169 std %r11, TASK_PT_GR11(%r10)
171 /* Switch to wide mode; Superdome doesn't support narrow PDC
174 1: mfia %rp /* clear upper part of pcoq */
181 /* Set Wide mode as the "Default" (eg for traps)
182 ** First trap occurs *right* after (or part of) rfi for slave CPUs.
183 ** Someday, palo might not do this for the Monarch either.
186 ldo PDC_PSW(%r0),%arg0 /* 21 */
187 ldo PDC_PSW_SET_DEFAULTS(%r0),%arg1 /* 2 */
188 ldo PDC_PSW_WIDE_BIT(%r0),%arg2 /* 2 */
190 load32 PA(stext_pdc_ret), %rp
196 /* restore rfi target address*/
197 ldd TI_TASK-THREAD_SZ_ALGN(%sp), %r10
199 ldd TASK_PT_GR11(%r10), %r11
201 /* PARANOID: clear user scratch/user space SR's */
207 /* Initialize Protection Registers */
213 /* Prepare to RFI! Man all the cannons! */
216 /* Initialize the global data pointer */
219 /* Set up our interrupt table. HPMCs might not work after this! */
220 ldil L%PA(fault_vector_20),%r10
221 ldo R%PA(fault_vector_20)(%r10),%r10
227 /* the magic spell */
240 /* turn off troublesome PSW bits */
241 rsm PSW_Q+PSW_I+PSW_D+PSW_P+PSW_R, %r0
244 * - no interruptions except HPMC and TOC (which are handled by PDC)
245 * - Q bit set (IODC / PDC interruptions)
249 load32 KERNEL_PSW,%r10
252 /* Set the space pointers for the post-RFI world
253 ** Clear the two-level IIA Space Queue, effectively setting
256 mtctl %r0,%cr17 /* Clear IIASQ tail */
257 mtctl %r0,%cr17 /* Clear IIASQ head */
259 /* Load RFI target into PC queue */
260 mtctl %r11,%cr18 /* IIAOQ head */
262 mtctl %r11,%cr18 /* IIAOQ tail */
264 /* Jump to hyperspace */
273 .import smp_init_current_idle_task,data
274 .import smp_callin,code
276 /***************************************************************************
278 * smp_slave_stext is executed by all non-monarch Processors when the Monarch
279 * pokes the slave CPUs in smp.c:smp_boot_cpus().
281 * Once here, registers values are initialized in order to branch to virtual
282 * mode. Once all available/eligible CPUs are in virtual mode, all are
283 * released and start out by executing their own idle task.
284 *****************************************************************************/
292 ** Initialize Space registers
299 /* Initialize the SP - monarch sets up smp_init_current_idle_task */
300 load32 PA(smp_init_current_idle_task),%sp
301 ldd 0(%sp),%sp /* load task address */
302 ldd TASK_THREAD_INFO(%sp), %sp
303 mtctl %sp,%cr30 /* store in cr30 */
304 ldo THREAD_SZ_ALGN(%sp),%sp
307 /* point CPU to kernel page tables */
308 load32 PA(swapper_pg_dir),%r4
309 mtctl %r4,%cr24 /* Initialize kernel root pointer */
310 mtctl %r4,%cr25 /* Initialize user root pointer */
312 /* Setup PDCE_PROC entry */
315 /* Load RFI target address. */
316 load32 smp_callin, %r11
318 /* ok...common code can handle the rest */
323 #endif /* CONFIG_SMP */