1 /* lanai.c -- Copyright 1999-2003 by Mitchell Blank Jr <mitch@sfgoth.com>
3 * This program is free software; you can redistribute it and/or
4 * modify it under the terms of the GNU General Public License
5 * as published by the Free Software Foundation; either version
6 * 2 of the License, or (at your option) any later version.
8 * This driver supports ATM cards based on the Efficient "Lanai"
9 * chipset such as the Speedstream 3010 and the ENI-25p. The
10 * Speedstream 3060 is currently not supported since we don't
11 * have the code to drive the on-board Alcatel DSL chipset (yet).
13 * Thanks to Efficient for supporting this project with hardware,
14 * documentation, and by answering my questions.
16 * Things not working yet:
18 * o We don't support the Speedstream 3060 yet - this card has
19 * an on-board DSL modem chip by Alcatel and the driver will
20 * need some extra code added to handle it
22 * o Note that due to limitations of the Lanai only one VCC can be
25 * o We don't currently parse the EEPROM at all. The code is all
26 * there as per the spec, but it doesn't actually work. I think
27 * there may be some issues with the docs. Anyway, do NOT
28 * enable it yet - bugs in that code may actually damage your
29 * hardware! Because of this you should hardware an ESI before
30 * trying to use this in a LANE or MPOA environment.
32 * o AAL0 is stubbed in but the actual rx/tx path isn't written yet:
33 * vcc_tx_aal0() needs to send or queue a SKB
34 * vcc_tx_unqueue_aal0() needs to attempt to send queued SKBs
35 * vcc_rx_aal0() needs to handle AAL0 interrupts
36 * This isn't too much work - I just wanted to get other things
39 * o lanai_change_qos() isn't written yet
41 * o There aren't any ioctl's yet -- I'd like to eventually support
42 * setting loopback and LED modes that way. (see lanai_ioctl)
44 * o If the segmentation engine or DMA gets shut down we should restart
45 * card as per section 17.0i. (see lanai_reset)
47 * o setsockopt(SO_CIRANGE) isn't done (although despite what the
48 * API says it isn't exactly commonly implemented)
52 * v.1.00 -- 26-JUL-2003 -- PCI/DMA updates
53 * v.0.02 -- 11-JAN-2000 -- Endian fixes
54 * v.0.01 -- 30-NOV-1999 -- Initial release
57 #include <linux/module.h>
59 #include <linux/atmdev.h>
61 #include <asm/byteorder.h>
62 #include <linux/spinlock.h>
63 #include <linux/pci.h>
64 #include <linux/init.h>
65 #include <linux/delay.h>
66 #include <linux/interrupt.h>
68 /* -------------------- TUNABLE PARAMATERS: */
71 * Maximum number of VCIs per card. Setting it lower could theoretically
72 * save some memory, but since we allocate our vcc list with get_free_pages,
73 * it's not really likely for most architectures
75 #define NUM_VCI (1024)
78 * Enable extra debugging
82 * Debug _all_ register operations with card, except the memory test.
83 * Also disables the timed poll to prevent extra chattiness. This
84 * isn't for normal use
89 * The programming guide specifies a full test of the on-board SRAM
90 * at initialization time. Undefine to remove this
92 #define FULL_MEMORY_TEST
95 * This is the number of (4 byte) service entries that we will
96 * try to allocate at startup. Note that we will end up with
97 * one PAGE_SIZE's worth regardless of what this is set to
99 #define SERVICE_ENTRIES (1024)
100 /* TODO: make above a module load-time option */
103 * We normally read the onboard EEPROM in order to discover our MAC
104 * address. Undefine to _not_ do this
106 /* #define READ_EEPROM */ /* ***DONT ENABLE YET*** */
107 /* TODO: make above a module load-time option (also) */
110 * Depth of TX fifo (in 128 byte units; range 2-31)
111 * Smaller numbers are better for network latency
112 * Larger numbers are better for PCI latency
113 * I'm really sure where the best tradeoff is, but the BSD driver uses
114 * 7 and it seems to work ok.
116 #define TX_FIFO_DEPTH (7)
117 /* TODO: make above a module load-time option */
120 * How often (in jiffies) we will try to unstick stuck connections -
121 * shouldn't need to happen much
123 #define LANAI_POLL_PERIOD (10*HZ)
124 /* TODO: make above a module load-time option */
127 * When allocating an AAL5 receiving buffer, try to make it at least
128 * large enough to hold this many max_sdu sized PDUs
130 #define AAL5_RX_MULTIPLIER (3)
131 /* TODO: make above a module load-time option */
134 * Same for transmitting buffer
136 #define AAL5_TX_MULTIPLIER (3)
137 /* TODO: make above a module load-time option */
140 * When allocating an AAL0 transmiting buffer, how many cells should fit.
141 * Remember we'll end up with a PAGE_SIZE of them anyway, so this isn't
144 #define AAL0_TX_MULTIPLIER (40)
145 /* TODO: make above a module load-time option */
148 * How large should we make the AAL0 receiving buffer. Remember that this
149 * is shared between all AAL0 VC's
151 #define AAL0_RX_BUFFER_SIZE (PAGE_SIZE)
152 /* TODO: make above a module load-time option */
155 * Should we use Lanai's "powerdown" feature when no vcc's are bound?
157 /* #define USE_POWERDOWN */
158 /* TODO: make above a module load-time option (also) */
160 /* -------------------- DEBUGGING AIDS: */
162 #define DEV_LABEL "lanai"
166 #define DPRINTK(format, args...) \
167 printk(KERN_DEBUG DEV_LABEL ": " format, ##args)
168 #define APRINTK(truth, format, args...) \
170 if (unlikely(!(truth))) \
171 printk(KERN_ERR DEV_LABEL ": " format, ##args); \
176 #define DPRINTK(format, args...)
177 #define APRINTK(truth, format, args...)
182 #define RWDEBUG(format, args...) \
183 printk(KERN_DEBUG DEV_LABEL ": " format, ##args)
184 #else /* !DEBUG_RW */
185 #define RWDEBUG(format, args...)
188 /* -------------------- DATA DEFINITIONS: */
190 #define LANAI_MAPPING_SIZE (0x40000)
191 #define LANAI_EEPROM_SIZE (128)
194 typedef void __iomem *bus_addr_t;
196 /* DMA buffer in host memory for TX, RX, or service list. */
197 struct lanai_buffer {
198 u32 *start; /* From get_free_pages */
199 u32 *end; /* One past last byte */
200 u32 *ptr; /* Pointer to current host location */
204 struct lanai_vcc_stats {
209 unsigned service_trash;
210 unsigned service_stream;
211 unsigned service_rxcrc;
218 struct lanai_dev; /* Forward declaration */
221 * This is the card-specific per-vcc data. Note that unlike some other
222 * drivers there is NOT a 1-to-1 correspondance between these and
223 * atm_vcc's - each one of these represents an actual 2-way vcc, but
224 * an atm_vcc can be 1-way and share with a 1-way vcc in the other
225 * direction. To make it weirder, there can even be 0-way vccs
226 * bound to us, waiting to do a change_qos
229 bus_addr_t vbase; /* Base of VCC's registers */
230 struct lanai_vcc_stats stats;
231 int nref; /* # of atm_vcc's who reference us */
234 struct lanai_buffer buf;
235 struct atm_vcc *atmvcc; /* atm_vcc who is receiver */
238 struct lanai_buffer buf;
239 struct atm_vcc *atmvcc; /* atm_vcc who is transmitter */
240 int endptr; /* last endptr from service entry */
241 struct sk_buff_head backlog;
242 void (*unqueue)(struct lanai_dev *, struct lanai_vcc *, int);
247 lanai2 = PCI_VENDOR_ID_EF_ATM_LANAI2,
248 lanaihb = PCI_VENDOR_ID_EF_ATM_LANAIHB
251 struct lanai_dev_stats {
252 unsigned ovfl_trash; /* # of cells dropped - buffer overflow */
253 unsigned vci_trash; /* # of cells dropped - closed vci */
254 unsigned hec_err; /* # of cells dropped - bad HEC */
255 unsigned atm_ovfl; /* # of cells dropped - rx fifo overflow */
256 unsigned pcierr_parity_detect;
257 unsigned pcierr_serr_set;
258 unsigned pcierr_master_abort;
259 unsigned pcierr_m_target_abort;
260 unsigned pcierr_s_target_abort;
261 unsigned pcierr_master_parity;
262 unsigned service_notx;
263 unsigned service_norx;
264 unsigned service_rxnotaal5;
265 unsigned dma_reenable;
271 struct lanai_dev_stats stats;
272 struct lanai_buffer service;
273 struct lanai_vcc **vccs;
275 int nbound; /* number of bound vccs */
277 enum lanai_type type;
278 vci_t num_vci; /* Currently just NUM_VCI */
279 u8 eeprom[LANAI_EEPROM_SIZE];
280 u32 serialno, magicno;
282 DECLARE_BITMAP(backlog_vccs, NUM_VCI); /* VCCs with tx backlog */
283 DECLARE_BITMAP(transmit_ready, NUM_VCI); /* VCCs with transmit space */
284 struct timer_list timer;
286 struct lanai_buffer aal0buf; /* AAL0 RX buffers */
287 u32 conf1, conf2; /* CONFIG[12] registers */
288 u32 status; /* STATUS register */
289 spinlock_t endtxlock;
290 spinlock_t servicelock;
291 struct atm_vcc *cbrvcc;
295 /* TODO - look at race conditions with maintence of conf1/conf2 */
296 /* TODO - transmit locking: should we use _irq not _irqsave? */
297 /* TODO - organize above in some rational fashion (see <asm/cache.h>) */
301 * Each device has two bitmaps for each VCC (baclog_vccs and transmit_ready)
302 * This function iterates one of these, calling a given function for each
303 * vci with their bit set
305 static void vci_bitfield_iterate(struct lanai_dev *lanai,
306 /*const*/ unsigned long *lp,
307 void (*func)(struct lanai_dev *,vci_t vci))
309 vci_t vci = find_first_bit(lp, NUM_VCI);
310 while (vci < NUM_VCI) {
312 vci = find_next_bit(lp, NUM_VCI, vci + 1);
316 /* -------------------- BUFFER UTILITIES: */
319 * Lanai needs DMA buffers aligned to 256 bytes of at least 1024 bytes -
320 * usually any page allocation will do. Just to be safe in case
321 * PAGE_SIZE is insanely tiny, though...
323 #define LANAI_PAGE_SIZE ((PAGE_SIZE >= 1024) ? PAGE_SIZE : 1024)
326 * Allocate a buffer in host RAM for service list, RX, or TX
327 * Returns buf->start==NULL if no memory
328 * Note that the size will be rounded up 2^n bytes, and
329 * if we can't allocate that we'll settle for something smaller
332 static void lanai_buf_allocate(struct lanai_buffer *buf,
333 size_t bytes, size_t minbytes, struct pci_dev *pci)
337 if (bytes > (128 * 1024)) /* max lanai buffer size */
339 for (size = LANAI_PAGE_SIZE; size < bytes; size *= 2)
341 if (minbytes < LANAI_PAGE_SIZE)
342 minbytes = LANAI_PAGE_SIZE;
345 * Technically we could use non-consistent mappings for
346 * everything, but the way the lanai uses DMA memory would
347 * make that a terrific pain. This is much simpler.
349 buf->start = pci_alloc_consistent(pci, size, &buf->dmaaddr);
350 if (buf->start != NULL) { /* Success */
351 /* Lanai requires 256-byte alignment of DMA bufs */
352 APRINTK((buf->dmaaddr & ~0xFFFFFF00) == 0,
353 "bad dmaaddr: 0x%lx\n",
354 (unsigned long) buf->dmaaddr);
355 buf->ptr = buf->start;
357 (&((unsigned char *) buf->start)[size]);
358 memset(buf->start, 0, size);
362 } while (size >= minbytes);
365 /* size of buffer in bytes */
366 static inline size_t lanai_buf_size(const struct lanai_buffer *buf)
368 return ((unsigned long) buf->end) - ((unsigned long) buf->start);
371 static void lanai_buf_deallocate(struct lanai_buffer *buf,
374 if (buf->start != NULL) {
375 pci_free_consistent(pci, lanai_buf_size(buf),
376 buf->start, buf->dmaaddr);
377 buf->start = buf->end = buf->ptr = NULL;
381 /* size of buffer as "card order" (0=1k .. 7=128k) */
382 static int lanai_buf_size_cardorder(const struct lanai_buffer *buf)
384 int order = get_order(lanai_buf_size(buf)) + (PAGE_SHIFT - 10);
386 /* This can only happen if PAGE_SIZE is gigantic, but just in case */
392 /* -------------------- PORT I/O UTILITIES: */
394 /* Registers (and their bit-fields) */
395 enum lanai_register {
396 Reset_Reg = 0x00, /* Reset; read for chip type; bits: */
397 #define RESET_GET_BOARD_REV(x) (((x)>> 0)&0x03) /* Board revision */
398 #define RESET_GET_BOARD_ID(x) (((x)>> 2)&0x03) /* Board ID */
399 #define BOARD_ID_LANAI256 (0) /* 25.6M adapter card */
400 Endian_Reg = 0x04, /* Endian setting */
401 IntStatus_Reg = 0x08, /* Interrupt status */
402 IntStatusMasked_Reg = 0x0C, /* Interrupt status (masked) */
403 IntAck_Reg = 0x10, /* Interrupt acknowledge */
404 IntAckMasked_Reg = 0x14, /* Interrupt acknowledge (masked) */
405 IntStatusSet_Reg = 0x18, /* Get status + enable/disable */
406 IntStatusSetMasked_Reg = 0x1C, /* Get status + en/di (masked) */
407 IntControlEna_Reg = 0x20, /* Interrupt control enable */
408 IntControlDis_Reg = 0x24, /* Interrupt control disable */
409 Status_Reg = 0x28, /* Status */
410 #define STATUS_PROMDATA (0x00000001) /* PROM_DATA pin */
411 #define STATUS_WAITING (0x00000002) /* Interrupt being delayed */
412 #define STATUS_SOOL (0x00000004) /* SOOL alarm */
413 #define STATUS_LOCD (0x00000008) /* LOCD alarm */
414 #define STATUS_LED (0x00000010) /* LED (HAPPI) output */
415 #define STATUS_GPIN (0x00000020) /* GPIN pin */
416 #define STATUS_BUTTBUSY (0x00000040) /* Butt register is pending */
417 Config1_Reg = 0x2C, /* Config word 1; bits: */
418 #define CONFIG1_PROMDATA (0x00000001) /* PROM_DATA pin */
419 #define CONFIG1_PROMCLK (0x00000002) /* PROM_CLK pin */
420 #define CONFIG1_SET_READMODE(x) ((x)*0x004) /* PCI BM reads; values: */
421 #define READMODE_PLAIN (0) /* Plain memory read */
422 #define READMODE_LINE (2) /* Memory read line */
423 #define READMODE_MULTIPLE (3) /* Memory read multiple */
424 #define CONFIG1_DMA_ENABLE (0x00000010) /* Turn on DMA */
425 #define CONFIG1_POWERDOWN (0x00000020) /* Turn off clocks */
426 #define CONFIG1_SET_LOOPMODE(x) ((x)*0x080) /* Clock&loop mode; values: */
427 #define LOOPMODE_NORMAL (0) /* Normal - no loop */
428 #define LOOPMODE_TIME (1)
429 #define LOOPMODE_DIAG (2)
430 #define LOOPMODE_LINE (3)
431 #define CONFIG1_MASK_LOOPMODE (0x00000180)
432 #define CONFIG1_SET_LEDMODE(x) ((x)*0x0200) /* Mode of LED; values: */
433 #define LEDMODE_NOT_SOOL (0) /* !SOOL */
434 #define LEDMODE_OFF (1) /* 0 */
435 #define LEDMODE_ON (2) /* 1 */
436 #define LEDMODE_NOT_LOCD (3) /* !LOCD */
437 #define LEDMORE_GPIN (4) /* GPIN */
438 #define LEDMODE_NOT_GPIN (7) /* !GPIN */
439 #define CONFIG1_MASK_LEDMODE (0x00000E00)
440 #define CONFIG1_GPOUT1 (0x00001000) /* Toggle for reset */
441 #define CONFIG1_GPOUT2 (0x00002000) /* Loopback PHY */
442 #define CONFIG1_GPOUT3 (0x00004000) /* Loopback lanai */
443 Config2_Reg = 0x30, /* Config word 2; bits: */
444 #define CONFIG2_HOWMANY (0x00000001) /* >512 VCIs? */
445 #define CONFIG2_PTI7_MODE (0x00000002) /* Make PTI=7 RM, not OAM */
446 #define CONFIG2_VPI_CHK_DIS (0x00000004) /* Ignore RX VPI value */
447 #define CONFIG2_HEC_DROP (0x00000008) /* Drop cells w/ HEC errors */
448 #define CONFIG2_VCI0_NORMAL (0x00000010) /* Treat VCI=0 normally */
449 #define CONFIG2_CBR_ENABLE (0x00000020) /* Deal with CBR traffic */
450 #define CONFIG2_TRASH_ALL (0x00000040) /* Trashing incoming cells */
451 #define CONFIG2_TX_DISABLE (0x00000080) /* Trashing outgoing cells */
452 #define CONFIG2_SET_TRASH (0x00000100) /* Turn trashing on */
453 Statistics_Reg = 0x34, /* Statistics; bits: */
454 #define STATS_GET_FIFO_OVFL(x) (((x)>> 0)&0xFF) /* FIFO overflowed */
455 #define STATS_GET_HEC_ERR(x) (((x)>> 8)&0xFF) /* HEC was bad */
456 #define STATS_GET_BAD_VCI(x) (((x)>>16)&0xFF) /* VCI not open */
457 #define STATS_GET_BUF_OVFL(x) (((x)>>24)&0xFF) /* VCC buffer full */
458 ServiceStuff_Reg = 0x38, /* Service stuff; bits: */
459 #define SSTUFF_SET_SIZE(x) ((x)*0x20000000) /* size of service buffer */
460 #define SSTUFF_SET_ADDR(x) ((x)>>8) /* set address of buffer */
461 ServWrite_Reg = 0x3C, /* ServWrite Pointer */
462 ServRead_Reg = 0x40, /* ServRead Pointer */
463 TxDepth_Reg = 0x44, /* FIFO Transmit Depth */
464 Butt_Reg = 0x48, /* Butt register */
467 PingCount_Reg = 0x58, /* Ping count */
468 DMA_Addr_Reg = 0x5C /* DMA address */
471 static inline bus_addr_t reg_addr(const struct lanai_dev *lanai,
472 enum lanai_register reg)
474 return lanai->base + reg;
477 static inline u32 reg_read(const struct lanai_dev *lanai,
478 enum lanai_register reg)
481 t = readl(reg_addr(lanai, reg));
482 RWDEBUG("R [0x%08X] 0x%02X = 0x%08X\n", (unsigned int) lanai->base,
487 static inline void reg_write(const struct lanai_dev *lanai, u32 val,
488 enum lanai_register reg)
490 RWDEBUG("W [0x%08X] 0x%02X < 0x%08X\n", (unsigned int) lanai->base,
492 writel(val, reg_addr(lanai, reg));
495 static inline void conf1_write(const struct lanai_dev *lanai)
497 reg_write(lanai, lanai->conf1, Config1_Reg);
500 static inline void conf2_write(const struct lanai_dev *lanai)
502 reg_write(lanai, lanai->conf2, Config2_Reg);
505 /* Same as conf2_write(), but defers I/O if we're powered down */
506 static inline void conf2_write_if_powerup(const struct lanai_dev *lanai)
509 if (unlikely((lanai->conf1 & CONFIG1_POWERDOWN) != 0))
511 #endif /* USE_POWERDOWN */
515 static inline void reset_board(const struct lanai_dev *lanai)
517 DPRINTK("about to reset board\n");
518 reg_write(lanai, 0, Reset_Reg);
520 * If we don't delay a little while here then we can end up
521 * leaving the card in a VERY weird state and lock up the
522 * PCI bus. This isn't documented anywhere but I've convinced
523 * myself after a lot of painful experimentation
528 /* -------------------- CARD SRAM UTILITIES: */
530 /* The SRAM is mapped into normal PCI memory space - the only catch is
531 * that it is only 16-bits wide but must be accessed as 32-bit. The
532 * 16 high bits will be zero. We don't hide this, since they get
533 * programmed mostly like discrete registers anyway
535 #define SRAM_START (0x20000)
536 #define SRAM_BYTES (0x20000) /* Again, half don't really exist */
538 static inline bus_addr_t sram_addr(const struct lanai_dev *lanai, int offset)
540 return lanai->base + SRAM_START + offset;
543 static inline u32 sram_read(const struct lanai_dev *lanai, int offset)
545 return readl(sram_addr(lanai, offset));
548 static inline void sram_write(const struct lanai_dev *lanai,
551 writel(val, sram_addr(lanai, offset));
554 static int __init sram_test_word(
555 const struct lanai_dev *lanai, int offset, u32 pattern)
558 sram_write(lanai, pattern, offset);
559 readback = sram_read(lanai, offset);
560 if (likely(readback == pattern))
562 printk(KERN_ERR DEV_LABEL
563 "(itf %d): SRAM word at %d bad: wrote 0x%X, read 0x%X\n",
564 lanai->number, offset,
565 (unsigned int) pattern, (unsigned int) readback);
569 static int __init sram_test_pass(const struct lanai_dev *lanai, u32 pattern)
571 int offset, result = 0;
572 for (offset = 0; offset < SRAM_BYTES && result == 0; offset += 4)
573 result = sram_test_word(lanai, offset, pattern);
577 static int __init sram_test_and_clear(const struct lanai_dev *lanai)
579 #ifdef FULL_MEMORY_TEST
581 DPRINTK("testing SRAM\n");
582 if ((result = sram_test_pass(lanai, 0x5555)) != 0)
584 if ((result = sram_test_pass(lanai, 0xAAAA)) != 0)
587 DPRINTK("clearing SRAM\n");
588 return sram_test_pass(lanai, 0x0000);
591 /* -------------------- CARD-BASED VCC TABLE UTILITIES: */
594 enum lanai_vcc_offset {
595 vcc_rxaddr1 = 0x00, /* Location1, plus bits: */
596 #define RXADDR1_SET_SIZE(x) ((x)*0x0000100) /* size of RX buffer */
597 #define RXADDR1_SET_RMMODE(x) ((x)*0x00800) /* RM cell action; values: */
598 #define RMMODE_TRASH (0) /* discard */
599 #define RMMODE_PRESERVE (1) /* input as AAL0 */
600 #define RMMODE_PIPE (2) /* pipe to coscheduler */
601 #define RMMODE_PIPEALL (3) /* pipe non-RM too */
602 #define RXADDR1_OAM_PRESERVE (0x00002000) /* Input OAM cells as AAL0 */
603 #define RXADDR1_SET_MODE(x) ((x)*0x0004000) /* Reassembly mode */
604 #define RXMODE_TRASH (0) /* discard */
605 #define RXMODE_AAL0 (1) /* non-AAL5 mode */
606 #define RXMODE_AAL5 (2) /* AAL5, intr. each PDU */
607 #define RXMODE_AAL5_STREAM (3) /* AAL5 w/o per-PDU intr */
608 vcc_rxaddr2 = 0x04, /* Location2 */
609 vcc_rxcrc1 = 0x08, /* RX CRC claculation space */
611 vcc_rxwriteptr = 0x10, /* RX writeptr, plus bits: */
612 #define RXWRITEPTR_LASTEFCI (0x00002000) /* Last PDU had EFCI bit */
613 #define RXWRITEPTR_DROPPING (0x00004000) /* Had error, dropping */
614 #define RXWRITEPTR_TRASHING (0x00008000) /* Trashing */
615 vcc_rxbufstart = 0x14, /* RX bufstart, plus bits: */
616 #define RXBUFSTART_CLP (0x00004000)
617 #define RXBUFSTART_CI (0x00008000)
618 vcc_rxreadptr = 0x18, /* RX readptr */
619 vcc_txicg = 0x1C, /* TX ICG */
620 vcc_txaddr1 = 0x20, /* Location1, plus bits: */
621 #define TXADDR1_SET_SIZE(x) ((x)*0x0000100) /* size of TX buffer */
622 #define TXADDR1_ABR (0x00008000) /* use ABR (doesn't work) */
623 vcc_txaddr2 = 0x24, /* Location2 */
624 vcc_txcrc1 = 0x28, /* TX CRC claculation space */
626 vcc_txreadptr = 0x30, /* TX Readptr, plus bits: */
627 #define TXREADPTR_GET_PTR(x) ((x)&0x01FFF)
628 #define TXREADPTR_MASK_DELTA (0x0000E000) /* ? */
629 vcc_txendptr = 0x34, /* TX Endptr, plus bits: */
630 #define TXENDPTR_CLP (0x00002000)
631 #define TXENDPTR_MASK_PDUMODE (0x0000C000) /* PDU mode; values: */
632 #define PDUMODE_AAL0 (0*0x04000)
633 #define PDUMODE_AAL5 (2*0x04000)
634 #define PDUMODE_AAL5STREAM (3*0x04000)
635 vcc_txwriteptr = 0x38, /* TX Writeptr */
636 #define TXWRITEPTR_GET_PTR(x) ((x)&0x1FFF)
637 vcc_txcbr_next = 0x3C /* # of next CBR VCI in ring */
638 #define TXCBR_NEXT_BOZO (0x00008000) /* "bozo bit" */
641 #define CARDVCC_SIZE (0x40)
643 static inline bus_addr_t cardvcc_addr(const struct lanai_dev *lanai,
646 return sram_addr(lanai, vci * CARDVCC_SIZE);
649 static inline u32 cardvcc_read(const struct lanai_vcc *lvcc,
650 enum lanai_vcc_offset offset)
653 APRINTK(lvcc->vbase != 0, "cardvcc_read: unbound vcc!\n");
654 val= readl(lvcc->vbase + offset);
655 RWDEBUG("VR vci=%04d 0x%02X = 0x%08X\n",
656 lvcc->vci, (int) offset, val);
660 static inline void cardvcc_write(const struct lanai_vcc *lvcc,
661 u32 val, enum lanai_vcc_offset offset)
663 APRINTK(lvcc->vbase != 0, "cardvcc_write: unbound vcc!\n");
664 APRINTK((val & ~0xFFFF) == 0,
665 "cardvcc_write: bad val 0x%X (vci=%d, addr=0x%02X)\n",
666 (unsigned int) val, lvcc->vci, (unsigned int) offset);
667 RWDEBUG("VW vci=%04d 0x%02X > 0x%08X\n",
668 lvcc->vci, (unsigned int) offset, (unsigned int) val);
669 writel(val, lvcc->vbase + offset);
672 /* -------------------- COMPUTE SIZE OF AN AAL5 PDU: */
674 /* How many bytes will an AAL5 PDU take to transmit - remember that:
675 * o we need to add 8 bytes for length, CPI, UU, and CRC
676 * o we need to round up to 48 bytes for cells
678 static inline int aal5_size(int size)
680 int cells = (size + 8 + 47) / 48;
684 /* How many bytes can we send if we have "space" space, assuming we have
687 static inline int aal5_spacefor(int space)
689 int cells = space / 48;
693 /* -------------------- FREE AN ATM SKB: */
695 static inline void lanai_free_skb(struct atm_vcc *atmvcc, struct sk_buff *skb)
697 if (atmvcc->pop != NULL)
698 atmvcc->pop(atmvcc, skb);
700 dev_kfree_skb_any(skb);
703 /* -------------------- TURN VCCS ON AND OFF: */
705 static void host_vcc_start_rx(const struct lanai_vcc *lvcc)
708 if (lvcc->rx.atmvcc->qos.aal == ATM_AAL5) {
709 dma_addr_t dmaaddr = lvcc->rx.buf.dmaaddr;
710 cardvcc_write(lvcc, 0xFFFF, vcc_rxcrc1);
711 cardvcc_write(lvcc, 0xFFFF, vcc_rxcrc2);
712 cardvcc_write(lvcc, 0, vcc_rxwriteptr);
713 cardvcc_write(lvcc, 0, vcc_rxbufstart);
714 cardvcc_write(lvcc, 0, vcc_rxreadptr);
715 cardvcc_write(lvcc, (dmaaddr >> 16) & 0xFFFF, vcc_rxaddr2);
716 addr1 = ((dmaaddr >> 8) & 0xFF) |
717 RXADDR1_SET_SIZE(lanai_buf_size_cardorder(&lvcc->rx.buf))|
718 RXADDR1_SET_RMMODE(RMMODE_TRASH) | /* ??? */
719 /* RXADDR1_OAM_PRESERVE | --- no OAM support yet */
720 RXADDR1_SET_MODE(RXMODE_AAL5);
722 addr1 = RXADDR1_SET_RMMODE(RMMODE_PRESERVE) | /* ??? */
723 RXADDR1_OAM_PRESERVE | /* ??? */
724 RXADDR1_SET_MODE(RXMODE_AAL0);
725 /* This one must be last! */
726 cardvcc_write(lvcc, addr1, vcc_rxaddr1);
729 static void host_vcc_start_tx(const struct lanai_vcc *lvcc)
731 dma_addr_t dmaaddr = lvcc->tx.buf.dmaaddr;
732 cardvcc_write(lvcc, 0, vcc_txicg);
733 cardvcc_write(lvcc, 0xFFFF, vcc_txcrc1);
734 cardvcc_write(lvcc, 0xFFFF, vcc_txcrc2);
735 cardvcc_write(lvcc, 0, vcc_txreadptr);
736 cardvcc_write(lvcc, 0, vcc_txendptr);
737 cardvcc_write(lvcc, 0, vcc_txwriteptr);
739 (lvcc->tx.atmvcc->qos.txtp.traffic_class == ATM_CBR) ?
740 TXCBR_NEXT_BOZO | lvcc->vci : 0, vcc_txcbr_next);
741 cardvcc_write(lvcc, (dmaaddr >> 16) & 0xFFFF, vcc_txaddr2);
743 ((dmaaddr >> 8) & 0xFF) |
744 TXADDR1_SET_SIZE(lanai_buf_size_cardorder(&lvcc->tx.buf)),
748 /* Shutdown receiving on card */
749 static void lanai_shutdown_rx_vci(const struct lanai_vcc *lvcc)
751 if (lvcc->vbase == 0) /* We were never bound to a VCI */
753 /* 15.1.1 - set to trashing, wait one cell time (15us) */
755 RXADDR1_SET_RMMODE(RMMODE_TRASH) |
756 RXADDR1_SET_MODE(RXMODE_TRASH), vcc_rxaddr1);
758 /* 15.1.2 - clear rest of entries */
759 cardvcc_write(lvcc, 0, vcc_rxaddr2);
760 cardvcc_write(lvcc, 0, vcc_rxcrc1);
761 cardvcc_write(lvcc, 0, vcc_rxcrc2);
762 cardvcc_write(lvcc, 0, vcc_rxwriteptr);
763 cardvcc_write(lvcc, 0, vcc_rxbufstart);
764 cardvcc_write(lvcc, 0, vcc_rxreadptr);
767 /* Shutdown transmitting on card.
768 * Unfortunately the lanai needs us to wait until all the data
769 * drains out of the buffer before we can dealloc it, so this
770 * can take awhile -- up to 370ms for a full 128KB buffer
771 * assuming everone else is quiet. In theory the time is
772 * boundless if there's a CBR VCC holding things up.
774 static void lanai_shutdown_tx_vci(struct lanai_dev *lanai,
775 struct lanai_vcc *lvcc)
778 unsigned long flags, timeout;
779 int read, write, lastread = -1;
780 APRINTK(!in_interrupt(),
781 "lanai_shutdown_tx_vci called w/o process context!\n");
782 if (lvcc->vbase == 0) /* We were never bound to a VCI */
784 /* 15.2.1 - wait for queue to drain */
785 while ((skb = skb_dequeue(&lvcc->tx.backlog)) != NULL)
786 lanai_free_skb(lvcc->tx.atmvcc, skb);
787 read_lock_irqsave(&vcc_sklist_lock, flags);
788 __clear_bit(lvcc->vci, lanai->backlog_vccs);
789 read_unlock_irqrestore(&vcc_sklist_lock, flags);
791 * We need to wait for the VCC to drain but don't wait forever. We
792 * give each 1K of buffer size 1/128th of a second to clear out.
793 * TODO: maybe disable CBR if we're about to timeout?
796 (((lanai_buf_size(&lvcc->tx.buf) / 1024) * HZ) >> 7);
797 write = TXWRITEPTR_GET_PTR(cardvcc_read(lvcc, vcc_txwriteptr));
799 read = TXREADPTR_GET_PTR(cardvcc_read(lvcc, vcc_txreadptr));
800 if (read == write && /* Is TX buffer empty? */
801 (lvcc->tx.atmvcc->qos.txtp.traffic_class != ATM_CBR ||
802 (cardvcc_read(lvcc, vcc_txcbr_next) &
803 TXCBR_NEXT_BOZO) == 0))
805 if (read != lastread) { /* Has there been any progress? */
809 if (unlikely(time_after(jiffies, timeout))) {
810 printk(KERN_ERR DEV_LABEL "(itf %d): Timed out on "
811 "backlog closing vci %d\n",
812 lvcc->tx.atmvcc->dev->number, lvcc->vci);
813 DPRINTK("read, write = %d, %d\n", read, write);
818 /* 15.2.2 - clear out all tx registers */
819 cardvcc_write(lvcc, 0, vcc_txreadptr);
820 cardvcc_write(lvcc, 0, vcc_txwriteptr);
821 cardvcc_write(lvcc, 0, vcc_txendptr);
822 cardvcc_write(lvcc, 0, vcc_txcrc1);
823 cardvcc_write(lvcc, 0, vcc_txcrc2);
824 cardvcc_write(lvcc, 0, vcc_txaddr2);
825 cardvcc_write(lvcc, 0, vcc_txaddr1);
828 /* -------------------- MANAGING AAL0 RX BUFFER: */
830 static inline int aal0_buffer_allocate(struct lanai_dev *lanai)
832 DPRINTK("aal0_buffer_allocate: allocating AAL0 RX buffer\n");
833 lanai_buf_allocate(&lanai->aal0buf, AAL0_RX_BUFFER_SIZE, 80,
835 return (lanai->aal0buf.start == NULL) ? -ENOMEM : 0;
838 static inline void aal0_buffer_free(struct lanai_dev *lanai)
840 DPRINTK("aal0_buffer_allocate: freeing AAL0 RX buffer\n");
841 lanai_buf_deallocate(&lanai->aal0buf, lanai->pci);
844 /* -------------------- EEPROM UTILITIES: */
846 /* Offsets of data in the EEPROM */
847 #define EEPROM_COPYRIGHT (0)
848 #define EEPROM_COPYRIGHT_LEN (44)
849 #define EEPROM_CHECKSUM (62)
850 #define EEPROM_CHECKSUM_REV (63)
851 #define EEPROM_MAC (64)
852 #define EEPROM_MAC_REV (70)
853 #define EEPROM_SERIAL (112)
854 #define EEPROM_SERIAL_REV (116)
855 #define EEPROM_MAGIC (120)
856 #define EEPROM_MAGIC_REV (124)
858 #define EEPROM_MAGIC_VALUE (0x5AB478D2)
862 /* Stub functions to use if EEPROM reading is disabled */
863 static int __init eeprom_read(struct lanai_dev *lanai)
865 printk(KERN_INFO DEV_LABEL "(itf %d): *NOT* reading EEPROM\n",
867 memset(&lanai->eeprom[EEPROM_MAC], 0, 6);
871 static int __init eeprom_validate(struct lanai_dev *lanai)
874 lanai->magicno = EEPROM_MAGIC_VALUE;
878 #else /* READ_EEPROM */
880 static int __init eeprom_read(struct lanai_dev *lanai)
885 #define set_config1(x) do { lanai->conf1 = x; conf1_write(lanai); \
887 #define clock_h() set_config1(lanai->conf1 | CONFIG1_PROMCLK)
888 #define clock_l() set_config1(lanai->conf1 &~ CONFIG1_PROMCLK)
889 #define data_h() set_config1(lanai->conf1 | CONFIG1_PROMDATA)
890 #define data_l() set_config1(lanai->conf1 &~ CONFIG1_PROMDATA)
891 #define pre_read() do { data_h(); clock_h(); udelay(5); } while (0)
892 #define read_pin() (reg_read(lanai, Status_Reg) & STATUS_PROMDATA)
893 #define send_stop() do { data_l(); udelay(5); clock_h(); udelay(5); \
894 data_h(); udelay(5); } while (0)
895 /* start with both clock and data high */
896 data_h(); clock_h(); udelay(5);
897 for (address = 0; address < LANAI_EEPROM_SIZE; address++) {
898 data = (address << 1) | 1; /* Command=read + address */
901 clock_l(); udelay(5);
902 for (i = 128; i != 0; i >>= 1) { /* write command out */
903 tmp = (lanai->conf1 & ~CONFIG1_PROMDATA) |
904 (data & i) ? CONFIG1_PROMDATA : 0;
905 if (lanai->conf1 != tmp) {
907 udelay(5); /* Let new data settle */
909 clock_h(); udelay(5); clock_l(); udelay(5);
912 data_h(); clock_h(); udelay(5);
914 goto error; /* No ack seen */
915 clock_l(); udelay(5);
916 /* read back result */
917 for (data = 0, i = 7; i >= 0; i--) {
918 data_h(); clock_h(); udelay(5);
919 data = (data << 1) | !!read_pin();
920 clock_l(); udelay(5);
922 /* look again for ack */
923 data_h(); clock_h(); udelay(5);
925 goto error; /* Spurious ack */
926 clock_l(); udelay(5);
928 lanai->eeprom[address] = data;
929 DPRINTK("EEPROM 0x%04X %02X\n",
930 (unsigned int) address, (unsigned int) data);
934 clock_l(); udelay(5); /* finish read */
936 printk(KERN_ERR DEV_LABEL "(itf %d): error reading EEPROM byte %d\n",
937 lanai->number, address);
949 /* read a big-endian 4-byte value out of eeprom */
950 static inline u32 eeprom_be4(const struct lanai_dev *lanai, int address)
952 return be32_to_cpup((u32 *) (&lanai->eeprom[address]));
955 /* Checksum/validate EEPROM contents */
956 static int __init eeprom_validate(struct lanai_dev *lanai)
960 const u8 *e = lanai->eeprom;
962 /* First, see if we can get an ASCIIZ string out of the copyright */
963 for (i = EEPROM_COPYRIGHT;
964 i < (EEPROM_COPYRIGHT + EEPROM_COPYRIGHT_LEN); i++)
965 if (e[i] < 0x20 || e[i] > 0x7E)
967 if ( i != EEPROM_COPYRIGHT &&
968 i != EEPROM_COPYRIGHT + EEPROM_COPYRIGHT_LEN && e[i] == '\0')
969 DPRINTK("eeprom: copyright = \"%s\"\n",
970 (char *) &e[EEPROM_COPYRIGHT]);
972 DPRINTK("eeprom: copyright not found\n");
974 /* Validate checksum */
975 for (i = s = 0; i < EEPROM_CHECKSUM; i++)
978 if (s != e[EEPROM_CHECKSUM]) {
979 printk(KERN_ERR DEV_LABEL "(itf %d): EEPROM checksum bad "
980 "(wanted 0x%02X, got 0x%02X)\n", lanai->number,
981 (unsigned int) s, (unsigned int) e[EEPROM_CHECKSUM]);
985 if (s != e[EEPROM_CHECKSUM_REV]) {
986 printk(KERN_ERR DEV_LABEL "(itf %d): EEPROM inverse checksum "
987 "bad (wanted 0x%02X, got 0x%02X)\n", lanai->number,
988 (unsigned int) s, (unsigned int) e[EEPROM_CHECKSUM_REV]);
991 /* Verify MAC address */
992 for (i = 0; i < 6; i++)
993 if ((e[EEPROM_MAC + i] ^ e[EEPROM_MAC_REV + i]) != 0xFF) {
994 printk(KERN_ERR DEV_LABEL
995 "(itf %d) : EEPROM MAC addresses don't match "
996 "(0x%02X, inverse 0x%02X)\n", lanai->number,
997 (unsigned int) e[EEPROM_MAC + i],
998 (unsigned int) e[EEPROM_MAC_REV + i]);
1001 DPRINTK("eeprom: MAC address = %02X:%02X:%02X:%02X:%02X:%02X\n",
1002 e[EEPROM_MAC + 0], e[EEPROM_MAC + 1], e[EEPROM_MAC + 2],
1003 e[EEPROM_MAC + 3], e[EEPROM_MAC + 4], e[EEPROM_MAC + 5]);
1004 /* Verify serial number */
1005 lanai->serialno = eeprom_be4(lanai, EEPROM_SERIAL);
1006 v = eeprom_be4(lanai, EEPROM_SERIAL_REV);
1007 if ((lanai->serialno ^ v) != 0xFFFFFFFF) {
1008 printk(KERN_ERR DEV_LABEL "(itf %d): EEPROM serial numbers "
1009 "don't match (0x%08X, inverse 0x%08X)\n", lanai->number,
1010 (unsigned int) lanai->serialno, (unsigned int) v);
1013 DPRINTK("eeprom: Serial number = %d\n", (unsigned int) lanai->serialno);
1014 /* Verify magic number */
1015 lanai->magicno = eeprom_be4(lanai, EEPROM_MAGIC);
1016 v = eeprom_be4(lanai, EEPROM_MAGIC_REV);
1017 if ((lanai->magicno ^ v) != 0xFFFFFFFF) {
1018 printk(KERN_ERR DEV_LABEL "(itf %d): EEPROM magic numbers "
1019 "don't match (0x%08X, inverse 0x%08X)\n", lanai->number,
1023 DPRINTK("eeprom: Magic number = 0x%08X\n", lanai->magicno);
1024 if (lanai->magicno != EEPROM_MAGIC_VALUE)
1025 printk(KERN_WARNING DEV_LABEL "(itf %d): warning - EEPROM "
1026 "magic not what expected (got 0x%08X, not 0x%08X)\n",
1027 lanai->number, (unsigned int) lanai->magicno,
1028 (unsigned int) EEPROM_MAGIC_VALUE);
1032 #endif /* READ_EEPROM */
1034 static inline const u8 *eeprom_mac(const struct lanai_dev *lanai)
1036 return &lanai->eeprom[EEPROM_MAC];
1039 /* -------------------- INTERRUPT HANDLING UTILITIES: */
1041 /* Interrupt types */
1042 #define INT_STATS (0x00000002) /* Statistics counter overflow */
1043 #define INT_SOOL (0x00000004) /* SOOL changed state */
1044 #define INT_LOCD (0x00000008) /* LOCD changed state */
1045 #define INT_LED (0x00000010) /* LED (HAPPI) changed state */
1046 #define INT_GPIN (0x00000020) /* GPIN changed state */
1047 #define INT_PING (0x00000040) /* PING_COUNT fulfilled */
1048 #define INT_WAKE (0x00000080) /* Lanai wants bus */
1049 #define INT_CBR0 (0x00000100) /* CBR sched hit VCI 0 */
1050 #define INT_LOCK (0x00000200) /* Service list overflow */
1051 #define INT_MISMATCH (0x00000400) /* TX magic list mismatch */
1052 #define INT_AAL0_STR (0x00000800) /* Non-AAL5 buffer half filled */
1053 #define INT_AAL0 (0x00001000) /* Non-AAL5 data available */
1054 #define INT_SERVICE (0x00002000) /* Service list entries available */
1055 #define INT_TABORTSENT (0x00004000) /* Target abort sent by lanai */
1056 #define INT_TABORTBM (0x00008000) /* Abort rcv'd as bus master */
1057 #define INT_TIMEOUTBM (0x00010000) /* No response to bus master */
1058 #define INT_PCIPARITY (0x00020000) /* Parity error on PCI */
1060 /* Sets of the above */
1061 #define INT_ALL (0x0003FFFE) /* All interrupts */
1062 #define INT_STATUS (0x0000003C) /* Some status pin changed */
1063 #define INT_DMASHUT (0x00038000) /* DMA engine got shut down */
1064 #define INT_SEGSHUT (0x00000700) /* Segmentation got shut down */
1066 static inline u32 intr_pending(const struct lanai_dev *lanai)
1068 return reg_read(lanai, IntStatusMasked_Reg);
1071 static inline void intr_enable(const struct lanai_dev *lanai, u32 i)
1073 reg_write(lanai, i, IntControlEna_Reg);
1076 static inline void intr_disable(const struct lanai_dev *lanai, u32 i)
1078 reg_write(lanai, i, IntControlDis_Reg);
1081 /* -------------------- CARD/PCI STATUS: */
1083 static void status_message(int itf, const char *name, int status)
1085 static const char *onoff[2] = { "off to on", "on to off" };
1086 printk(KERN_INFO DEV_LABEL "(itf %d): %s changed from %s\n",
1087 itf, name, onoff[!status]);
1090 static void lanai_check_status(struct lanai_dev *lanai)
1092 u32 new = reg_read(lanai, Status_Reg);
1093 u32 changes = new ^ lanai->status;
1094 lanai->status = new;
1095 #define e(flag, name) \
1096 if (changes & flag) \
1097 status_message(lanai->number, name, new & flag)
1098 e(STATUS_SOOL, "SOOL");
1099 e(STATUS_LOCD, "LOCD");
1100 e(STATUS_LED, "LED");
1101 e(STATUS_GPIN, "GPIN");
1105 static void pcistatus_got(int itf, const char *name)
1107 printk(KERN_INFO DEV_LABEL "(itf %d): PCI got %s error\n", itf, name);
1110 static void pcistatus_check(struct lanai_dev *lanai, int clearonly)
1114 result = pci_read_config_word(lanai->pci, PCI_STATUS, &s);
1115 if (result != PCIBIOS_SUCCESSFUL) {
1116 printk(KERN_ERR DEV_LABEL "(itf %d): can't read PCI_STATUS: "
1117 "%d\n", lanai->number, result);
1120 s &= PCI_STATUS_DETECTED_PARITY | PCI_STATUS_SIG_SYSTEM_ERROR |
1121 PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT |
1122 PCI_STATUS_SIG_TARGET_ABORT | PCI_STATUS_PARITY;
1125 result = pci_write_config_word(lanai->pci, PCI_STATUS, s);
1126 if (result != PCIBIOS_SUCCESSFUL)
1127 printk(KERN_ERR DEV_LABEL "(itf %d): can't write PCI_STATUS: "
1128 "%d\n", lanai->number, result);
1131 #define e(flag, name, stat) \
1133 pcistatus_got(lanai->number, name); \
1134 ++lanai->stats.pcierr_##stat; \
1136 e(PCI_STATUS_DETECTED_PARITY, "parity", parity_detect);
1137 e(PCI_STATUS_SIG_SYSTEM_ERROR, "signalled system", serr_set);
1138 e(PCI_STATUS_REC_MASTER_ABORT, "master", master_abort);
1139 e(PCI_STATUS_REC_TARGET_ABORT, "master target", m_target_abort);
1140 e(PCI_STATUS_SIG_TARGET_ABORT, "slave", s_target_abort);
1141 e(PCI_STATUS_PARITY, "master parity", master_parity);
1145 /* -------------------- VCC TX BUFFER UTILITIES: */
1147 /* space left in tx buffer in bytes */
1148 static inline int vcc_tx_space(const struct lanai_vcc *lvcc, int endptr)
1152 r -= ((unsigned long) lvcc->tx.buf.ptr) -
1153 ((unsigned long) lvcc->tx.buf.start);
1154 r -= 16; /* Leave "bubble" - if start==end it looks empty */
1156 r += lanai_buf_size(&lvcc->tx.buf);
1160 /* test if VCC is currently backlogged */
1161 static inline int vcc_is_backlogged(/*const*/ struct lanai_vcc *lvcc)
1163 return !skb_queue_empty(&lvcc->tx.backlog);
1166 /* Bit fields in the segmentation buffer descriptor */
1167 #define DESCRIPTOR_MAGIC (0xD0000000)
1168 #define DESCRIPTOR_AAL5 (0x00008000)
1169 #define DESCRIPTOR_AAL5_STREAM (0x00004000)
1170 #define DESCRIPTOR_CLP (0x00002000)
1172 /* Add 32-bit descriptor with its padding */
1173 static inline void vcc_tx_add_aal5_descriptor(struct lanai_vcc *lvcc,
1177 APRINTK((((unsigned long) lvcc->tx.buf.ptr) & 15) == 0,
1178 "vcc_tx_add_aal5_descriptor: bad ptr=%p\n", lvcc->tx.buf.ptr);
1179 lvcc->tx.buf.ptr += 4; /* Hope the values REALLY don't matter */
1180 pos = ((unsigned char *) lvcc->tx.buf.ptr) -
1181 (unsigned char *) lvcc->tx.buf.start;
1182 APRINTK((pos & ~0x0001FFF0) == 0,
1183 "vcc_tx_add_aal5_descriptor: bad pos (%d) before, vci=%d, "
1184 "start,ptr,end=%p,%p,%p\n", pos, lvcc->vci,
1185 lvcc->tx.buf.start, lvcc->tx.buf.ptr, lvcc->tx.buf.end);
1186 pos = (pos + len) & (lanai_buf_size(&lvcc->tx.buf) - 1);
1187 APRINTK((pos & ~0x0001FFF0) == 0,
1188 "vcc_tx_add_aal5_descriptor: bad pos (%d) after, vci=%d, "
1189 "start,ptr,end=%p,%p,%p\n", pos, lvcc->vci,
1190 lvcc->tx.buf.start, lvcc->tx.buf.ptr, lvcc->tx.buf.end);
1191 lvcc->tx.buf.ptr[-1] =
1192 cpu_to_le32(DESCRIPTOR_MAGIC | DESCRIPTOR_AAL5 |
1193 ((lvcc->tx.atmvcc->atm_options & ATM_ATMOPT_CLP) ?
1194 DESCRIPTOR_CLP : 0) | flags | pos >> 4);
1195 if (lvcc->tx.buf.ptr >= lvcc->tx.buf.end)
1196 lvcc->tx.buf.ptr = lvcc->tx.buf.start;
1199 /* Add 32-bit AAL5 trailer and leave room for its CRC */
1200 static inline void vcc_tx_add_aal5_trailer(struct lanai_vcc *lvcc,
1201 int len, int cpi, int uu)
1203 APRINTK((((unsigned long) lvcc->tx.buf.ptr) & 15) == 8,
1204 "vcc_tx_add_aal5_trailer: bad ptr=%p\n", lvcc->tx.buf.ptr);
1205 lvcc->tx.buf.ptr += 2;
1206 lvcc->tx.buf.ptr[-2] = cpu_to_be32((uu << 24) | (cpi << 16) | len);
1207 if (lvcc->tx.buf.ptr >= lvcc->tx.buf.end)
1208 lvcc->tx.buf.ptr = lvcc->tx.buf.start;
1211 static inline void vcc_tx_memcpy(struct lanai_vcc *lvcc,
1212 const unsigned char *src, int n)
1216 e = ((unsigned char *) lvcc->tx.buf.ptr) + n;
1217 m = e - (unsigned char *) lvcc->tx.buf.end;
1220 memcpy(lvcc->tx.buf.ptr, src, n - m);
1222 memcpy(lvcc->tx.buf.start, src + n - m, m);
1223 e = ((unsigned char *) lvcc->tx.buf.start) + m;
1225 lvcc->tx.buf.ptr = (u32 *) e;
1228 static inline void vcc_tx_memzero(struct lanai_vcc *lvcc, int n)
1234 e = ((unsigned char *) lvcc->tx.buf.ptr) + n;
1235 m = e - (unsigned char *) lvcc->tx.buf.end;
1238 memset(lvcc->tx.buf.ptr, 0, n - m);
1240 memset(lvcc->tx.buf.start, 0, m);
1241 e = ((unsigned char *) lvcc->tx.buf.start) + m;
1243 lvcc->tx.buf.ptr = (u32 *) e;
1246 /* Update "butt" register to specify new WritePtr */
1247 static inline void lanai_endtx(struct lanai_dev *lanai,
1248 const struct lanai_vcc *lvcc)
1250 int i, ptr = ((unsigned char *) lvcc->tx.buf.ptr) -
1251 (unsigned char *) lvcc->tx.buf.start;
1252 APRINTK((ptr & ~0x0001FFF0) == 0,
1253 "lanai_endtx: bad ptr (%d), vci=%d, start,ptr,end=%p,%p,%p\n",
1254 ptr, lvcc->vci, lvcc->tx.buf.start, lvcc->tx.buf.ptr,
1258 * Since the "butt register" is a shared resounce on the card we
1259 * serialize all accesses to it through this spinlock. This is
1260 * mostly just paranoia sicne the register is rarely "busy" anyway
1261 * but is needed for correctness.
1263 spin_lock(&lanai->endtxlock);
1265 * We need to check if the "butt busy" bit is set before
1266 * updating the butt register. In theory this should
1267 * never happen because the ATM card is plenty fast at
1268 * updating the register. Still, we should make sure
1270 for (i = 0; reg_read(lanai, Status_Reg) & STATUS_BUTTBUSY; i++) {
1271 if (unlikely(i > 50)) {
1272 printk(KERN_ERR DEV_LABEL "(itf %d): butt register "
1273 "always busy!\n", lanai->number);
1279 * Before we tall the card to start work we need to be sure 100% of
1280 * the info in the service buffer has been written before we tell
1284 reg_write(lanai, (ptr << 12) | lvcc->vci, Butt_Reg);
1285 spin_unlock(&lanai->endtxlock);
1289 * Add one AAL5 PDU to lvcc's transmit buffer. Caller garauntees there's
1290 * space available. "pdusize" is the number of bytes the PDU will take
1292 static void lanai_send_one_aal5(struct lanai_dev *lanai,
1293 struct lanai_vcc *lvcc, struct sk_buff *skb, int pdusize)
1296 APRINTK(pdusize == aal5_size(skb->len),
1297 "lanai_send_one_aal5: wrong size packet (%d != %d)\n",
1298 pdusize, aal5_size(skb->len));
1299 vcc_tx_add_aal5_descriptor(lvcc, 0, pdusize);
1300 pad = pdusize - skb->len - 8;
1301 APRINTK(pad >= 0, "pad is negative (%d)\n", pad);
1302 APRINTK(pad < 48, "pad is too big (%d)\n", pad);
1303 vcc_tx_memcpy(lvcc, skb->data, skb->len);
1304 vcc_tx_memzero(lvcc, pad);
1305 vcc_tx_add_aal5_trailer(lvcc, skb->len, 0, 0);
1306 lanai_endtx(lanai, lvcc);
1307 lanai_free_skb(lvcc->tx.atmvcc, skb);
1308 atomic_inc(&lvcc->tx.atmvcc->stats->tx);
1311 /* Try to fill the buffer - don't call unless there is backlog */
1312 static void vcc_tx_unqueue_aal5(struct lanai_dev *lanai,
1313 struct lanai_vcc *lvcc, int endptr)
1316 struct sk_buff *skb;
1317 int space = vcc_tx_space(lvcc, endptr);
1318 APRINTK(vcc_is_backlogged(lvcc),
1319 "vcc_tx_unqueue() called with empty backlog (vci=%d)\n",
1321 while (space >= 64) {
1322 skb = skb_dequeue(&lvcc->tx.backlog);
1325 n = aal5_size(skb->len);
1326 if (n + 16 > space) {
1327 /* No room for this packet - put it back on queue */
1328 skb_queue_head(&lvcc->tx.backlog, skb);
1331 lanai_send_one_aal5(lanai, lvcc, skb, n);
1334 if (!vcc_is_backlogged(lvcc)) {
1336 __clear_bit(lvcc->vci, lanai->backlog_vccs);
1340 /* Given an skb that we want to transmit either send it now or queue */
1341 static void vcc_tx_aal5(struct lanai_dev *lanai, struct lanai_vcc *lvcc,
1342 struct sk_buff *skb)
1345 if (vcc_is_backlogged(lvcc)) /* Already backlogged */
1347 space = vcc_tx_space(lvcc,
1348 TXREADPTR_GET_PTR(cardvcc_read(lvcc, vcc_txreadptr)));
1349 n = aal5_size(skb->len);
1350 APRINTK(n + 16 >= 64, "vcc_tx_aal5: n too small (%d)\n", n);
1351 if (space < n + 16) { /* No space for this PDU */
1352 __set_bit(lvcc->vci, lanai->backlog_vccs);
1354 skb_queue_tail(&lvcc->tx.backlog, skb);
1357 lanai_send_one_aal5(lanai, lvcc, skb, n);
1360 static void vcc_tx_unqueue_aal0(struct lanai_dev *lanai,
1361 struct lanai_vcc *lvcc, int endptr)
1363 printk(KERN_INFO DEV_LABEL
1364 ": vcc_tx_unqueue_aal0: not implemented\n");
1367 static void vcc_tx_aal0(struct lanai_dev *lanai, struct lanai_vcc *lvcc,
1368 struct sk_buff *skb)
1370 printk(KERN_INFO DEV_LABEL ": vcc_tx_aal0: not implemented\n");
1371 /* Remember to increment lvcc->tx.atmvcc->stats->tx */
1372 lanai_free_skb(lvcc->tx.atmvcc, skb);
1375 /* -------------------- VCC RX BUFFER UTILITIES: */
1377 /* unlike the _tx_ cousins, this doesn't update ptr */
1378 static inline void vcc_rx_memcpy(unsigned char *dest,
1379 const struct lanai_vcc *lvcc, int n)
1381 int m = ((const unsigned char *) lvcc->rx.buf.ptr) + n -
1382 ((const unsigned char *) (lvcc->rx.buf.end));
1385 memcpy(dest, lvcc->rx.buf.ptr, n - m);
1386 memcpy(dest + n - m, lvcc->rx.buf.start, m);
1387 /* Make sure that these copies don't get reordered */
1391 /* Receive AAL5 data on a VCC with a particular endptr */
1392 static void vcc_rx_aal5(struct lanai_vcc *lvcc, int endptr)
1395 struct sk_buff *skb;
1396 /*const*/ u32 *x, *end = &lvcc->rx.buf.start[endptr * 4];
1397 int n = ((unsigned long) end) - ((unsigned long) lvcc->rx.buf.ptr);
1399 n += lanai_buf_size(&lvcc->rx.buf);
1400 APRINTK(n >= 0 && n < lanai_buf_size(&lvcc->rx.buf) && !(n & 15),
1401 "vcc_rx_aal5: n out of range (%d/%Zu)\n",
1402 n, lanai_buf_size(&lvcc->rx.buf));
1403 /* Recover the second-to-last word to get true pdu length */
1404 if ((x = &end[-2]) < lvcc->rx.buf.start)
1405 x = &lvcc->rx.buf.end[-2];
1407 * Before we actually read from the buffer, make sure the memory
1408 * changes have arrived
1411 size = be32_to_cpup(x) & 0xffff;
1412 if (unlikely(n != aal5_size(size))) {
1413 /* Make sure size matches padding */
1414 printk(KERN_INFO DEV_LABEL "(itf %d): Got bad AAL5 length "
1415 "on vci=%d - size=%d n=%d\n",
1416 lvcc->rx.atmvcc->dev->number, lvcc->vci, size, n);
1417 lvcc->stats.x.aal5.rx_badlen++;
1420 skb = atm_alloc_charge(lvcc->rx.atmvcc, size, GFP_ATOMIC);
1421 if (unlikely(skb == NULL)) {
1422 lvcc->stats.rx_nomem++;
1426 vcc_rx_memcpy(skb->data, lvcc, size);
1427 ATM_SKB(skb)->vcc = lvcc->rx.atmvcc;
1428 do_gettimeofday(&skb->stamp);
1429 lvcc->rx.atmvcc->push(lvcc->rx.atmvcc, skb);
1430 atomic_inc(&lvcc->rx.atmvcc->stats->rx);
1432 lvcc->rx.buf.ptr = end;
1433 cardvcc_write(lvcc, endptr, vcc_rxreadptr);
1436 static void vcc_rx_aal0(struct lanai_dev *lanai)
1438 printk(KERN_INFO DEV_LABEL ": vcc_rx_aal0: not implemented\n");
1439 /* Remember to get read_lock(&vcc_sklist_lock) while looking up VC */
1440 /* Remember to increment lvcc->rx.atmvcc->stats->rx */
1443 /* -------------------- MANAGING HOST-BASED VCC TABLE: */
1445 /* Decide whether to use vmalloc or get_zeroed_page for VCC table */
1446 #if (NUM_VCI * BITS_PER_LONG) <= PAGE_SIZE
1447 #define VCCTABLE_GETFREEPAGE
1449 #include <linux/vmalloc.h>
1452 static int __init vcc_table_allocate(struct lanai_dev *lanai)
1454 #ifdef VCCTABLE_GETFREEPAGE
1455 APRINTK((lanai->num_vci) * sizeof(struct lanai_vcc *) <= PAGE_SIZE,
1456 "vcc table > PAGE_SIZE!");
1457 lanai->vccs = (struct lanai_vcc **) get_zeroed_page(GFP_KERNEL);
1458 return (lanai->vccs == NULL) ? -ENOMEM : 0;
1460 int bytes = (lanai->num_vci) * sizeof(struct lanai_vcc *);
1461 lanai->vccs = (struct lanai_vcc **) vmalloc(bytes);
1462 if (unlikely(lanai->vccs == NULL))
1464 memset(lanai->vccs, 0, bytes);
1469 static inline void vcc_table_deallocate(const struct lanai_dev *lanai)
1471 #ifdef VCCTABLE_GETFREEPAGE
1472 free_page((unsigned long) lanai->vccs);
1478 /* Allocate a fresh lanai_vcc, with the appropriate things cleared */
1479 static inline struct lanai_vcc *new_lanai_vcc(void)
1481 struct lanai_vcc *lvcc;
1482 lvcc = (struct lanai_vcc *) kmalloc(sizeof(*lvcc), GFP_KERNEL);
1483 if (likely(lvcc != NULL)) {
1485 lvcc->rx.atmvcc = lvcc->tx.atmvcc = NULL;
1487 memset(&lvcc->stats, 0, sizeof lvcc->stats);
1488 lvcc->rx.buf.start = lvcc->tx.buf.start = NULL;
1489 skb_queue_head_init(&lvcc->tx.backlog);
1491 lvcc->tx.unqueue = NULL;
1498 static int lanai_get_sized_buffer(struct lanai_dev *lanai,
1499 struct lanai_buffer *buf, int max_sdu, int multiplier,
1503 if (unlikely(max_sdu < 1))
1505 max_sdu = aal5_size(max_sdu);
1506 size = (max_sdu + 16) * multiplier + 16;
1507 lanai_buf_allocate(buf, size, max_sdu + 32, lanai->pci);
1508 if (unlikely(buf->start == NULL))
1510 if (unlikely(lanai_buf_size(buf) < size))
1511 printk(KERN_WARNING DEV_LABEL "(itf %d): wanted %d bytes "
1512 "for %s buffer, got only %Zu\n", lanai->number, size,
1513 name, lanai_buf_size(buf));
1514 DPRINTK("Allocated %Zu byte %s buffer\n", lanai_buf_size(buf), name);
1518 /* Setup a RX buffer for a currently unbound AAL5 vci */
1519 static inline int lanai_setup_rx_vci_aal5(struct lanai_dev *lanai,
1520 struct lanai_vcc *lvcc, const struct atm_qos *qos)
1522 return lanai_get_sized_buffer(lanai, &lvcc->rx.buf,
1523 qos->rxtp.max_sdu, AAL5_RX_MULTIPLIER, "RX");
1526 /* Setup a TX buffer for a currently unbound AAL5 vci */
1527 static int lanai_setup_tx_vci(struct lanai_dev *lanai, struct lanai_vcc *lvcc,
1528 const struct atm_qos *qos)
1530 int max_sdu, multiplier;
1531 if (qos->aal == ATM_AAL0) {
1532 lvcc->tx.unqueue = vcc_tx_unqueue_aal0;
1533 max_sdu = ATM_CELL_SIZE - 1;
1534 multiplier = AAL0_TX_MULTIPLIER;
1536 lvcc->tx.unqueue = vcc_tx_unqueue_aal5;
1537 max_sdu = qos->txtp.max_sdu;
1538 multiplier = AAL5_TX_MULTIPLIER;
1540 return lanai_get_sized_buffer(lanai, &lvcc->tx.buf, max_sdu,
1544 static inline void host_vcc_bind(struct lanai_dev *lanai,
1545 struct lanai_vcc *lvcc, vci_t vci)
1547 if (lvcc->vbase != 0)
1548 return; /* We already were bound in the other direction */
1549 DPRINTK("Binding vci %d\n", vci);
1550 #ifdef USE_POWERDOWN
1551 if (lanai->nbound++ == 0) {
1552 DPRINTK("Coming out of powerdown\n");
1553 lanai->conf1 &= ~CONFIG1_POWERDOWN;
1558 lvcc->vbase = cardvcc_addr(lanai, vci);
1559 lanai->vccs[lvcc->vci = vci] = lvcc;
1562 static inline void host_vcc_unbind(struct lanai_dev *lanai,
1563 struct lanai_vcc *lvcc)
1565 if (lvcc->vbase == 0)
1566 return; /* This vcc was never bound */
1567 DPRINTK("Unbinding vci %d\n", lvcc->vci);
1569 lanai->vccs[lvcc->vci] = NULL;
1570 #ifdef USE_POWERDOWN
1571 if (--lanai->nbound == 0) {
1572 DPRINTK("Going into powerdown\n");
1573 lanai->conf1 |= CONFIG1_POWERDOWN;
1579 /* -------------------- RESET CARD: */
1581 static void lanai_reset(struct lanai_dev *lanai)
1583 printk(KERN_CRIT DEV_LABEL "(itf %d): *NOT* reseting - not "
1584 "implemented\n", lanai->number);
1586 /* The following is just a hack until we write the real
1587 * resetter - at least ack whatever interrupt sent us
1590 reg_write(lanai, INT_ALL, IntAck_Reg);
1591 lanai->stats.card_reset++;
1594 /* -------------------- SERVICE LIST UTILITIES: */
1597 * Allocate service buffer and tell card about it
1599 static int __init service_buffer_allocate(struct lanai_dev *lanai)
1601 lanai_buf_allocate(&lanai->service, SERVICE_ENTRIES * 4, 8,
1603 if (unlikely(lanai->service.start == NULL))
1605 DPRINTK("allocated service buffer at 0x%08lX, size %Zu(%d)\n",
1606 (unsigned long) lanai->service.start,
1607 lanai_buf_size(&lanai->service),
1608 lanai_buf_size_cardorder(&lanai->service));
1609 /* Clear ServWrite register to be safe */
1610 reg_write(lanai, 0, ServWrite_Reg);
1611 /* ServiceStuff register contains size and address of buffer */
1613 SSTUFF_SET_SIZE(lanai_buf_size_cardorder(&lanai->service)) |
1614 SSTUFF_SET_ADDR(lanai->service.dmaaddr),
1619 static inline void service_buffer_deallocate(struct lanai_dev *lanai)
1621 lanai_buf_deallocate(&lanai->service, lanai->pci);
1624 /* Bitfields in service list */
1625 #define SERVICE_TX (0x80000000) /* Was from transmission */
1626 #define SERVICE_TRASH (0x40000000) /* RXed PDU was trashed */
1627 #define SERVICE_CRCERR (0x20000000) /* RXed PDU had CRC error */
1628 #define SERVICE_CI (0x10000000) /* RXed PDU had CI set */
1629 #define SERVICE_CLP (0x08000000) /* RXed PDU had CLP set */
1630 #define SERVICE_STREAM (0x04000000) /* RX Stream mode */
1631 #define SERVICE_GET_VCI(x) (((x)>>16)&0x3FF)
1632 #define SERVICE_GET_END(x) ((x)&0x1FFF)
1634 /* Handle one thing from the service list - returns true if it marked a
1635 * VCC ready for xmit
1637 static int handle_service(struct lanai_dev *lanai, u32 s)
1639 vci_t vci = SERVICE_GET_VCI(s);
1640 struct lanai_vcc *lvcc;
1641 read_lock(&vcc_sklist_lock);
1642 lvcc = lanai->vccs[vci];
1643 if (unlikely(lvcc == NULL)) {
1644 read_unlock(&vcc_sklist_lock);
1645 DPRINTK("(itf %d) got service entry 0x%X for nonexistent "
1646 "vcc %d\n", lanai->number, (unsigned int) s, vci);
1648 lanai->stats.service_notx++;
1650 lanai->stats.service_norx++;
1653 if (s & SERVICE_TX) { /* segmentation interrupt */
1654 if (unlikely(lvcc->tx.atmvcc == NULL)) {
1655 read_unlock(&vcc_sklist_lock);
1656 DPRINTK("(itf %d) got service entry 0x%X for non-TX "
1657 "vcc %d\n", lanai->number, (unsigned int) s, vci);
1658 lanai->stats.service_notx++;
1661 __set_bit(vci, lanai->transmit_ready);
1662 lvcc->tx.endptr = SERVICE_GET_END(s);
1663 read_unlock(&vcc_sklist_lock);
1666 if (unlikely(lvcc->rx.atmvcc == NULL)) {
1667 read_unlock(&vcc_sklist_lock);
1668 DPRINTK("(itf %d) got service entry 0x%X for non-RX "
1669 "vcc %d\n", lanai->number, (unsigned int) s, vci);
1670 lanai->stats.service_norx++;
1673 if (unlikely(lvcc->rx.atmvcc->qos.aal != ATM_AAL5)) {
1674 read_unlock(&vcc_sklist_lock);
1675 DPRINTK("(itf %d) got RX service entry 0x%X for non-AAL5 "
1676 "vcc %d\n", lanai->number, (unsigned int) s, vci);
1677 lanai->stats.service_rxnotaal5++;
1678 atomic_inc(&lvcc->rx.atmvcc->stats->rx_err);
1681 if (likely(!(s & (SERVICE_TRASH | SERVICE_STREAM | SERVICE_CRCERR)))) {
1682 vcc_rx_aal5(lvcc, SERVICE_GET_END(s));
1683 read_unlock(&vcc_sklist_lock);
1686 if (s & SERVICE_TRASH) {
1688 read_unlock(&vcc_sklist_lock);
1689 DPRINTK("got trashed rx pdu on vci %d\n", vci);
1690 atomic_inc(&lvcc->rx.atmvcc->stats->rx_err);
1691 lvcc->stats.x.aal5.service_trash++;
1692 bytes = (SERVICE_GET_END(s) * 16) -
1693 (((unsigned long) lvcc->rx.buf.ptr) -
1694 ((unsigned long) lvcc->rx.buf.start)) + 47;
1696 bytes += lanai_buf_size(&lvcc->rx.buf);
1697 lanai->stats.ovfl_trash += (bytes / 48);
1700 if (s & SERVICE_STREAM) {
1701 read_unlock(&vcc_sklist_lock);
1702 atomic_inc(&lvcc->rx.atmvcc->stats->rx_err);
1703 lvcc->stats.x.aal5.service_stream++;
1704 printk(KERN_ERR DEV_LABEL "(itf %d): Got AAL5 stream "
1705 "PDU on VCI %d!\n", lanai->number, vci);
1709 DPRINTK("got rx crc error on vci %d\n", vci);
1710 atomic_inc(&lvcc->rx.atmvcc->stats->rx_err);
1711 lvcc->stats.x.aal5.service_rxcrc++;
1712 lvcc->rx.buf.ptr = &lvcc->rx.buf.start[SERVICE_GET_END(s) * 4];
1713 cardvcc_write(lvcc, SERVICE_GET_END(s), vcc_rxreadptr);
1714 read_unlock(&vcc_sklist_lock);
1718 /* Try transmitting on all VCIs that we marked ready to serve */
1719 static void iter_transmit(struct lanai_dev *lanai, vci_t vci)
1721 struct lanai_vcc *lvcc = lanai->vccs[vci];
1722 if (vcc_is_backlogged(lvcc))
1723 lvcc->tx.unqueue(lanai, lvcc, lvcc->tx.endptr);
1726 /* Run service queue -- called from interrupt context or with
1727 * interrupts otherwise disabled and with the lanai->servicelock
1730 static void run_service(struct lanai_dev *lanai)
1733 u32 wreg = reg_read(lanai, ServWrite_Reg);
1734 const u32 *end = lanai->service.start + wreg;
1735 while (lanai->service.ptr != end) {
1736 ntx += handle_service(lanai,
1737 le32_to_cpup(lanai->service.ptr++));
1738 if (lanai->service.ptr >= lanai->service.end)
1739 lanai->service.ptr = lanai->service.start;
1741 reg_write(lanai, wreg, ServRead_Reg);
1743 read_lock(&vcc_sklist_lock);
1744 vci_bitfield_iterate(lanai, lanai->transmit_ready,
1746 bitmap_zero(lanai->transmit_ready, NUM_VCI);
1747 read_unlock(&vcc_sklist_lock);
1751 /* -------------------- GATHER STATISTICS: */
1753 static void get_statistics(struct lanai_dev *lanai)
1755 u32 statreg = reg_read(lanai, Statistics_Reg);
1756 lanai->stats.atm_ovfl += STATS_GET_FIFO_OVFL(statreg);
1757 lanai->stats.hec_err += STATS_GET_HEC_ERR(statreg);
1758 lanai->stats.vci_trash += STATS_GET_BAD_VCI(statreg);
1759 lanai->stats.ovfl_trash += STATS_GET_BUF_OVFL(statreg);
1762 /* -------------------- POLLING TIMER: */
1765 /* Try to undequeue 1 backlogged vcc */
1766 static void iter_dequeue(struct lanai_dev *lanai, vci_t vci)
1768 struct lanai_vcc *lvcc = lanai->vccs[vci];
1770 if (lvcc == NULL || lvcc->tx.atmvcc == NULL ||
1771 !vcc_is_backlogged(lvcc)) {
1772 __clear_bit(vci, lanai->backlog_vccs);
1775 endptr = TXREADPTR_GET_PTR(cardvcc_read(lvcc, vcc_txreadptr));
1776 lvcc->tx.unqueue(lanai, lvcc, endptr);
1778 #endif /* !DEBUG_RW */
1780 static void lanai_timed_poll(unsigned long arg)
1782 struct lanai_dev *lanai = (struct lanai_dev *) arg;
1784 unsigned long flags;
1785 #ifdef USE_POWERDOWN
1786 if (lanai->conf1 & CONFIG1_POWERDOWN)
1788 #endif /* USE_POWERDOWN */
1789 local_irq_save(flags);
1790 /* If we can grab the spinlock, check if any services need to be run */
1791 if (spin_trylock(&lanai->servicelock)) {
1793 spin_unlock(&lanai->servicelock);
1795 /* ...and see if any backlogged VCs can make progress */
1796 /* unfortunately linux has no read_trylock() currently */
1797 read_lock(&vcc_sklist_lock);
1798 vci_bitfield_iterate(lanai, lanai->backlog_vccs, iter_dequeue);
1799 read_unlock(&vcc_sklist_lock);
1800 local_irq_restore(flags);
1802 get_statistics(lanai);
1803 #endif /* !DEBUG_RW */
1804 mod_timer(&lanai->timer, jiffies + LANAI_POLL_PERIOD);
1807 static inline void lanai_timed_poll_start(struct lanai_dev *lanai)
1809 init_timer(&lanai->timer);
1810 lanai->timer.expires = jiffies + LANAI_POLL_PERIOD;
1811 lanai->timer.data = (unsigned long) lanai;
1812 lanai->timer.function = lanai_timed_poll;
1813 add_timer(&lanai->timer);
1816 static inline void lanai_timed_poll_stop(struct lanai_dev *lanai)
1818 del_timer_sync(&lanai->timer);
1821 /* -------------------- INTERRUPT SERVICE: */
1823 static inline void lanai_int_1(struct lanai_dev *lanai, u32 reason)
1826 if (reason & INT_SERVICE) {
1828 spin_lock(&lanai->servicelock);
1830 spin_unlock(&lanai->servicelock);
1832 if (reason & (INT_AAL0_STR | INT_AAL0)) {
1833 ack |= reason & (INT_AAL0_STR | INT_AAL0);
1836 /* The rest of the interrupts are pretty rare */
1839 if (reason & INT_STATS) {
1840 reason &= ~INT_STATS; /* No need to ack */
1841 get_statistics(lanai);
1843 if (reason & INT_STATUS) {
1844 ack |= reason & INT_STATUS;
1845 lanai_check_status(lanai);
1847 if (unlikely(reason & INT_DMASHUT)) {
1848 printk(KERN_ERR DEV_LABEL "(itf %d): driver error - DMA "
1849 "shutdown, reason=0x%08X, address=0x%08X\n",
1850 lanai->number, (unsigned int) (reason & INT_DMASHUT),
1851 (unsigned int) reg_read(lanai, DMA_Addr_Reg));
1852 if (reason & INT_TABORTBM) {
1856 ack |= (reason & INT_DMASHUT);
1857 printk(KERN_ERR DEV_LABEL "(itf %d): re-enabling DMA\n",
1860 lanai->stats.dma_reenable++;
1861 pcistatus_check(lanai, 0);
1863 if (unlikely(reason & INT_TABORTSENT)) {
1864 ack |= (reason & INT_TABORTSENT);
1865 printk(KERN_ERR DEV_LABEL "(itf %d): sent PCI target abort\n",
1867 pcistatus_check(lanai, 0);
1869 if (unlikely(reason & INT_SEGSHUT)) {
1870 printk(KERN_ERR DEV_LABEL "(itf %d): driver error - "
1871 "segmentation shutdown, reason=0x%08X\n", lanai->number,
1872 (unsigned int) (reason & INT_SEGSHUT));
1876 if (unlikely(reason & (INT_PING | INT_WAKE))) {
1877 printk(KERN_ERR DEV_LABEL "(itf %d): driver error - "
1878 "unexpected interrupt 0x%08X, resetting\n",
1880 (unsigned int) (reason & (INT_PING | INT_WAKE)));
1885 if (unlikely(ack != reason)) {
1886 DPRINTK("unacked ints: 0x%08X\n",
1887 (unsigned int) (reason & ~ack));
1893 reg_write(lanai, ack, IntAck_Reg);
1896 static irqreturn_t lanai_int(int irq, void *devid, struct pt_regs *regs)
1898 struct lanai_dev *lanai = (struct lanai_dev *) devid;
1901 (void) irq; (void) regs; /* unused variables */
1903 #ifdef USE_POWERDOWN
1905 * If we're powered down we shouldn't be generating any interrupts -
1906 * so assume that this is a shared interrupt line and it's for someone
1909 if (unlikely(lanai->conf1 & CONFIG1_POWERDOWN))
1913 reason = intr_pending(lanai);
1915 return IRQ_NONE; /* Must be for someone else */
1918 if (unlikely(reason == 0xFFFFFFFF))
1919 break; /* Maybe we've been unplugged? */
1920 lanai_int_1(lanai, reason);
1921 reason = intr_pending(lanai);
1922 } while (reason != 0);
1927 /* TODO - it would be nice if we could use the "delayed interrupt" system
1931 /* -------------------- CHECK BOARD ID/REV: */
1934 * The board id and revision are stored both in the reset register and
1935 * in the PCI configuration space - the documentation says to check
1936 * each of them. If revp!=NULL we store the revision there
1938 static int check_board_id_and_rev(const char *name, u32 val, int *revp)
1940 DPRINTK("%s says board_id=%d, board_rev=%d\n", name,
1941 (int) RESET_GET_BOARD_ID(val),
1942 (int) RESET_GET_BOARD_REV(val));
1943 if (RESET_GET_BOARD_ID(val) != BOARD_ID_LANAI256) {
1944 printk(KERN_ERR DEV_LABEL ": Found %s board-id %d -- not a "
1945 "Lanai 25.6\n", name, (int) RESET_GET_BOARD_ID(val));
1949 *revp = RESET_GET_BOARD_REV(val);
1953 /* -------------------- PCI INITIALIZATION/SHUTDOWN: */
1955 static int __init lanai_pci_start(struct lanai_dev *lanai)
1957 struct pci_dev *pci = lanai->pci;
1961 if (pci_enable_device(pci) != 0) {
1962 printk(KERN_ERR DEV_LABEL "(itf %d): can't enable "
1963 "PCI device", lanai->number);
1966 pci_set_master(pci);
1967 if (pci_set_dma_mask(pci, 0xFFFFFFFF) != 0) {
1968 printk(KERN_WARNING DEV_LABEL
1969 "(itf %d): No suitable DMA available.\n", lanai->number);
1972 if (pci_set_consistent_dma_mask(pci, 0xFFFFFFFF) != 0) {
1973 printk(KERN_WARNING DEV_LABEL
1974 "(itf %d): No suitable DMA available.\n", lanai->number);
1977 /* Get the pci revision byte */
1978 result = pci_read_config_byte(pci, PCI_REVISION_ID,
1979 &lanai->pci_revision);
1980 if (result != PCIBIOS_SUCCESSFUL) {
1981 printk(KERN_ERR DEV_LABEL "(itf %d): can't read "
1982 "PCI_REVISION_ID: %d\n", lanai->number, result);
1985 result = pci_read_config_word(pci, PCI_SUBSYSTEM_ID, &w);
1986 if (result != PCIBIOS_SUCCESSFUL) {
1987 printk(KERN_ERR DEV_LABEL "(itf %d): can't read "
1988 "PCI_SUBSYSTEM_ID: %d\n", lanai->number, result);
1991 result = check_board_id_and_rev("PCI", w, NULL);
1994 /* Set latency timer to zero as per lanai docs */
1995 result = pci_write_config_byte(pci, PCI_LATENCY_TIMER, 0);
1996 if (result != PCIBIOS_SUCCESSFUL) {
1997 printk(KERN_ERR DEV_LABEL "(itf %d): can't write "
1998 "PCI_LATENCY_TIMER: %d\n", lanai->number, result);
2001 pcistatus_check(lanai, 1);
2002 pcistatus_check(lanai, 0);
2006 /* -------------------- VPI/VCI ALLOCATION: */
2009 * We _can_ use VCI==0 for normal traffic, but only for UBR (or we'll
2010 * get a CBRZERO interrupt), and we can use it only if noone is receiving
2011 * AAL0 traffic (since they will use the same queue) - according to the
2012 * docs we shouldn't even use it for AAL0 traffic
2014 static inline int vci0_is_ok(struct lanai_dev *lanai,
2015 const struct atm_qos *qos)
2017 if (qos->txtp.traffic_class == ATM_CBR || qos->aal == ATM_AAL0)
2019 if (qos->rxtp.traffic_class != ATM_NONE) {
2020 if (lanai->naal0 != 0)
2022 lanai->conf2 |= CONFIG2_VCI0_NORMAL;
2023 conf2_write_if_powerup(lanai);
2028 /* return true if vci is currently unused, or if requested qos is
2031 static int vci_is_ok(struct lanai_dev *lanai, vci_t vci,
2032 const struct atm_vcc *atmvcc)
2034 const struct atm_qos *qos = &atmvcc->qos;
2035 const struct lanai_vcc *lvcc = lanai->vccs[vci];
2036 if (vci == 0 && !vci0_is_ok(lanai, qos))
2038 if (unlikely(lvcc != NULL)) {
2039 if (qos->rxtp.traffic_class != ATM_NONE &&
2040 lvcc->rx.atmvcc != NULL && lvcc->rx.atmvcc != atmvcc)
2042 if (qos->txtp.traffic_class != ATM_NONE &&
2043 lvcc->tx.atmvcc != NULL && lvcc->tx.atmvcc != atmvcc)
2045 if (qos->txtp.traffic_class == ATM_CBR &&
2046 lanai->cbrvcc != NULL && lanai->cbrvcc != atmvcc)
2049 if (qos->aal == ATM_AAL0 && lanai->naal0 == 0 &&
2050 qos->rxtp.traffic_class != ATM_NONE) {
2051 const struct lanai_vcc *vci0 = lanai->vccs[0];
2052 if (vci0 != NULL && vci0->rx.atmvcc != NULL)
2054 lanai->conf2 &= ~CONFIG2_VCI0_NORMAL;
2055 conf2_write_if_powerup(lanai);
2060 static int lanai_normalize_ci(struct lanai_dev *lanai,
2061 const struct atm_vcc *atmvcc, short *vpip, vci_t *vcip)
2074 for (*vcip = ATM_NOT_RSV_VCI; *vcip < lanai->num_vci;
2076 if (vci_is_ok(lanai, *vcip, atmvcc))
2080 if (*vcip >= lanai->num_vci || *vcip < 0 ||
2081 !vci_is_ok(lanai, *vcip, atmvcc))
2087 /* -------------------- MANAGE CBR: */
2090 * CBR ICG is stored as a fixed-point number with 4 fractional bits.
2091 * Note that storing a number greater than 2046.0 will result in
2094 #define CBRICG_FRAC_BITS (4)
2095 #define CBRICG_MAX (2046 << CBRICG_FRAC_BITS)
2098 * ICG is related to PCR with the formula PCR = MAXPCR / (ICG + 1)
2099 * where MAXPCR is (according to the docs) 25600000/(54*8),
2100 * which is equal to (3125<<9)/27.
2102 * Solving for ICG, we get:
2103 * ICG = MAXPCR/PCR - 1
2104 * ICG = (3125<<9)/(27*PCR) - 1
2105 * ICG = ((3125<<9) - (27*PCR)) / (27*PCR)
2107 * The end result is supposed to be a fixed-point number with FRAC_BITS
2108 * bits of a fractional part, so we keep everything in the numerator
2109 * shifted by that much as we compute
2112 static int pcr_to_cbricg(/*const*/ struct atm_qos *qos)
2114 int rounddown = 0; /* 1 = Round PCR down, i.e. round ICG _up_ */
2115 int x, icg, pcr = atm_pcr_goal(&qos->txtp);
2116 if (pcr == 0) /* Use maximum bandwidth */
2123 icg = (3125 << (9 + CBRICG_FRAC_BITS)) - (x << CBRICG_FRAC_BITS);
2127 if (icg > CBRICG_MAX)
2129 DPRINTK("pcr_to_cbricg: pcr=%d rounddown=%c icg=%d\n",
2130 pcr, rounddown ? 'Y' : 'N', icg);
2134 static inline void lanai_cbr_setup(struct lanai_dev *lanai)
2136 reg_write(lanai, pcr_to_cbricg(&lanai->cbrvcc->qos), CBR_ICG_Reg);
2137 reg_write(lanai, lanai->cbrvcc->vci, CBR_PTR_Reg);
2138 lanai->conf2 |= CONFIG2_CBR_ENABLE;
2142 static inline void lanai_cbr_shutdown(struct lanai_dev *lanai)
2144 lanai->conf2 &= ~CONFIG2_CBR_ENABLE;
2148 /* -------------------- OPERATIONS: */
2150 /* setup a newly detected device */
2151 static int __init lanai_dev_open(struct atm_dev *atmdev)
2153 struct lanai_dev *lanai = (struct lanai_dev *) atmdev->dev_data;
2154 unsigned long raw_base;
2157 DPRINTK("In lanai_dev_open()\n");
2158 /* Basic device fields */
2159 lanai->number = atmdev->number;
2160 lanai->num_vci = NUM_VCI;
2161 bitmap_zero(lanai->backlog_vccs, NUM_VCI);
2162 bitmap_zero(lanai->transmit_ready, NUM_VCI);
2164 #ifdef USE_POWERDOWN
2167 lanai->cbrvcc = NULL;
2168 memset(&lanai->stats, 0, sizeof lanai->stats);
2169 spin_lock_init(&lanai->endtxlock);
2170 spin_lock_init(&lanai->servicelock);
2171 atmdev->ci_range.vpi_bits = 0;
2172 atmdev->ci_range.vci_bits = 0;
2173 while (1 << atmdev->ci_range.vci_bits < lanai->num_vci)
2174 atmdev->ci_range.vci_bits++;
2175 atmdev->link_rate = ATM_25_PCR;
2177 /* 3.2: PCI initialization */
2178 if ((result = lanai_pci_start(lanai)) != 0)
2180 raw_base = lanai->pci->resource[0].start;
2181 lanai->base = (bus_addr_t) ioremap(raw_base, LANAI_MAPPING_SIZE);
2182 if (lanai->base == 0) {
2183 printk(KERN_ERR DEV_LABEL ": couldn't remap I/O space\n");
2186 /* 3.3: Reset lanai and PHY */
2188 lanai->conf1 = reg_read(lanai, Config1_Reg);
2189 lanai->conf1 &= ~(CONFIG1_GPOUT1 | CONFIG1_POWERDOWN |
2190 CONFIG1_MASK_LEDMODE);
2191 lanai->conf1 |= CONFIG1_SET_LEDMODE(LEDMODE_NOT_SOOL);
2192 reg_write(lanai, lanai->conf1 | CONFIG1_GPOUT1, Config1_Reg);
2197 * 3.4: Turn on endian mode for big-endian hardware
2198 * We don't actually want to do this - the actual bit fields
2199 * in the endian register are not documented anywhere.
2200 * Instead we do the bit-flipping ourselves on big-endian
2203 * 3.5: get the board ID/rev by reading the reset register
2205 result = check_board_id_and_rev("register",
2206 reg_read(lanai, Reset_Reg), &lanai->board_rev);
2210 /* 3.6: read EEPROM */
2211 if ((result = eeprom_read(lanai)) != 0)
2213 if ((result = eeprom_validate(lanai)) != 0)
2216 /* 3.7: re-reset PHY, do loopback tests, setup PHY */
2217 reg_write(lanai, lanai->conf1 | CONFIG1_GPOUT1, Config1_Reg);
2220 /* TODO - loopback tests */
2221 lanai->conf1 |= (CONFIG1_GPOUT2 | CONFIG1_GPOUT3 | CONFIG1_DMA_ENABLE);
2224 /* 3.8/3.9: test and initialize card SRAM */
2225 if ((result = sram_test_and_clear(lanai)) != 0)
2228 /* 3.10: initialize lanai registers */
2229 lanai->conf1 |= CONFIG1_DMA_ENABLE;
2231 if ((result = service_buffer_allocate(lanai)) != 0)
2233 if ((result = vcc_table_allocate(lanai)) != 0)
2235 lanai->conf2 = (lanai->num_vci >= 512 ? CONFIG2_HOWMANY : 0) |
2236 CONFIG2_HEC_DROP | /* ??? */ CONFIG2_PTI7_MODE;
2238 reg_write(lanai, TX_FIFO_DEPTH, TxDepth_Reg);
2239 reg_write(lanai, 0, CBR_ICG_Reg); /* CBR defaults to no limit */
2240 if ((result = request_irq(lanai->pci->irq, lanai_int, SA_SHIRQ,
2241 DEV_LABEL, lanai)) != 0) {
2242 printk(KERN_ERR DEV_LABEL ": can't allocate interrupt\n");
2243 goto error_vcctable;
2245 mb(); /* Make sure that all that made it */
2246 intr_enable(lanai, INT_ALL & ~(INT_PING | INT_WAKE));
2247 /* 3.11: initialize loop mode (i.e. turn looping off) */
2248 lanai->conf1 = (lanai->conf1 & ~CONFIG1_MASK_LOOPMODE) |
2249 CONFIG1_SET_LOOPMODE(LOOPMODE_NORMAL) |
2250 CONFIG1_GPOUT2 | CONFIG1_GPOUT3;
2252 lanai->status = reg_read(lanai, Status_Reg);
2253 /* We're now done initializing this card */
2254 #ifdef USE_POWERDOWN
2255 lanai->conf1 |= CONFIG1_POWERDOWN;
2258 memcpy(atmdev->esi, eeprom_mac(lanai), ESI_LEN);
2259 lanai_timed_poll_start(lanai);
2260 printk(KERN_NOTICE DEV_LABEL "(itf %d): rev.%d, base=0x%lx, irq=%u "
2261 "(%02X-%02X-%02X-%02X-%02X-%02X)\n", lanai->number,
2262 (int) lanai->pci_revision, (unsigned long) lanai->base,
2264 atmdev->esi[0], atmdev->esi[1], atmdev->esi[2],
2265 atmdev->esi[3], atmdev->esi[4], atmdev->esi[5]);
2266 printk(KERN_NOTICE DEV_LABEL "(itf %d): LANAI%s, serialno=%u(0x%X), "
2267 "board_rev=%d\n", lanai->number,
2268 lanai->type==lanai2 ? "2" : "HB", (unsigned int) lanai->serialno,
2269 (unsigned int) lanai->serialno, lanai->board_rev);
2273 vcc_table_deallocate(lanai);
2275 service_buffer_deallocate(lanai);
2278 #ifdef USE_POWERDOWN
2279 lanai->conf1 = reg_read(lanai, Config1_Reg) | CONFIG1_POWERDOWN;
2282 iounmap(lanai->base);
2284 pci_disable_device(lanai->pci);
2289 /* called when device is being shutdown, and all vcc's are gone - higher
2290 * levels will deallocate the atm device for us
2292 static void lanai_dev_close(struct atm_dev *atmdev)
2294 struct lanai_dev *lanai = (struct lanai_dev *) atmdev->dev_data;
2295 printk(KERN_INFO DEV_LABEL "(itf %d): shutting down interface\n",
2297 lanai_timed_poll_stop(lanai);
2298 #ifdef USE_POWERDOWN
2299 lanai->conf1 = reg_read(lanai, Config1_Reg) & ~CONFIG1_POWERDOWN;
2302 intr_disable(lanai, INT_ALL);
2303 free_irq(lanai->pci->irq, lanai);
2305 #ifdef USE_POWERDOWN
2306 lanai->conf1 |= CONFIG1_POWERDOWN;
2309 pci_disable_device(lanai->pci);
2310 vcc_table_deallocate(lanai);
2311 service_buffer_deallocate(lanai);
2312 iounmap(lanai->base);
2317 static void lanai_close(struct atm_vcc *atmvcc)
2319 struct lanai_vcc *lvcc = (struct lanai_vcc *) atmvcc->dev_data;
2320 struct lanai_dev *lanai = (struct lanai_dev *) atmvcc->dev->dev_data;
2323 clear_bit(ATM_VF_READY, &atmvcc->flags);
2324 clear_bit(ATM_VF_PARTIAL, &atmvcc->flags);
2325 if (lvcc->rx.atmvcc == atmvcc) {
2326 lanai_shutdown_rx_vci(lvcc);
2327 if (atmvcc->qos.aal == ATM_AAL0) {
2328 if (--lanai->naal0 <= 0)
2329 aal0_buffer_free(lanai);
2331 lanai_buf_deallocate(&lvcc->rx.buf, lanai->pci);
2332 lvcc->rx.atmvcc = NULL;
2334 if (lvcc->tx.atmvcc == atmvcc) {
2335 if (atmvcc == lanai->cbrvcc) {
2336 if (lvcc->vbase != 0)
2337 lanai_cbr_shutdown(lanai);
2338 lanai->cbrvcc = NULL;
2340 lanai_shutdown_tx_vci(lanai, lvcc);
2341 lanai_buf_deallocate(&lvcc->tx.buf, lanai->pci);
2342 lvcc->tx.atmvcc = NULL;
2344 if (--lvcc->nref == 0) {
2345 host_vcc_unbind(lanai, lvcc);
2348 atmvcc->dev_data = NULL;
2349 clear_bit(ATM_VF_ADDR, &atmvcc->flags);
2352 /* open a vcc on the card to vpi/vci */
2353 static int lanai_open(struct atm_vcc *atmvcc)
2355 struct lanai_dev *lanai;
2356 struct lanai_vcc *lvcc;
2358 int vci = atmvcc->vci;
2359 short vpi = atmvcc->vpi;
2360 /* we don't support partial open - it's not really useful anyway */
2361 if ((test_bit(ATM_VF_PARTIAL, &atmvcc->flags)) ||
2362 (vpi == ATM_VPI_UNSPEC) || (vci == ATM_VCI_UNSPEC))
2364 lanai = (struct lanai_dev *) atmvcc->dev->dev_data;
2365 result = lanai_normalize_ci(lanai, atmvcc, &vpi, &vci);
2366 if (unlikely(result != 0))
2368 set_bit(ATM_VF_ADDR, &atmvcc->flags);
2369 if (atmvcc->qos.aal != ATM_AAL0 && atmvcc->qos.aal != ATM_AAL5)
2371 DPRINTK(DEV_LABEL "(itf %d): open %d.%d\n", lanai->number,
2373 lvcc = lanai->vccs[vci];
2375 lvcc = new_lanai_vcc();
2376 if (unlikely(lvcc == NULL))
2378 atmvcc->dev_data = lvcc;
2381 if (atmvcc->qos.rxtp.traffic_class != ATM_NONE) {
2382 APRINTK(lvcc->rx.atmvcc == NULL, "rx.atmvcc!=NULL, vci=%d\n",
2384 if (atmvcc->qos.aal == ATM_AAL0) {
2385 if (lanai->naal0 == 0)
2386 result = aal0_buffer_allocate(lanai);
2388 result = lanai_setup_rx_vci_aal5(
2389 lanai, lvcc, &atmvcc->qos);
2390 if (unlikely(result != 0))
2392 lvcc->rx.atmvcc = atmvcc;
2393 lvcc->stats.rx_nomem = 0;
2394 lvcc->stats.x.aal5.rx_badlen = 0;
2395 lvcc->stats.x.aal5.service_trash = 0;
2396 lvcc->stats.x.aal5.service_stream = 0;
2397 lvcc->stats.x.aal5.service_rxcrc = 0;
2398 if (atmvcc->qos.aal == ATM_AAL0)
2401 if (atmvcc->qos.txtp.traffic_class != ATM_NONE) {
2402 APRINTK(lvcc->tx.atmvcc == NULL, "tx.atmvcc!=NULL, vci=%d\n",
2404 result = lanai_setup_tx_vci(lanai, lvcc, &atmvcc->qos);
2405 if (unlikely(result != 0))
2407 lvcc->tx.atmvcc = atmvcc;
2408 if (atmvcc->qos.txtp.traffic_class == ATM_CBR) {
2409 APRINTK(lanai->cbrvcc == NULL,
2410 "cbrvcc!=NULL, vci=%d\n", vci);
2411 lanai->cbrvcc = atmvcc;
2414 host_vcc_bind(lanai, lvcc, vci);
2416 * Make sure everything made it to RAM before we tell the card about
2420 if (atmvcc == lvcc->rx.atmvcc)
2421 host_vcc_start_rx(lvcc);
2422 if (atmvcc == lvcc->tx.atmvcc) {
2423 host_vcc_start_tx(lvcc);
2424 if (lanai->cbrvcc == atmvcc)
2425 lanai_cbr_setup(lanai);
2427 set_bit(ATM_VF_READY, &atmvcc->flags);
2430 lanai_close(atmvcc);
2436 /* ioctl operations for card */
2437 /* NOTE: these are all DEBUGGING ONLY currently */
2438 static int lanai_ioctl(struct atm_dev *atmdev, unsigned int cmd, void __user *arg)
2441 struct lanai_dev *lanai = (struct lanai_dev *) atmdev->dev_data;
2444 shutdown_atm_dev(atmdev);
2447 unsigned long flags;
2448 spin_lock_irqsave(&lanai->servicelock, flags);
2450 spin_unlock_irqrestore(&lanai->servicelock, flags);
2453 get_statistics(lanai);
2457 for (i = 0; i <= 0x5C ; i += 4) {
2458 if (i==0x48) /* Write-only butt reg */
2460 printk(KERN_CRIT DEV_LABEL " 0x%02X: "
2462 (unsigned int) readl(lanai->base + i));
2464 pcistatus_check(lanai, 0);
2472 struct pci_dev *pci = lanai->pci;
2473 (void) pci_read_config_word(pci, PCI_VENDOR_ID, &w);
2474 DPRINTK("vendor = 0x%X\n", (unsigned int) w);
2475 (void) pci_read_config_word(pci, PCI_DEVICE_ID, &w);
2476 DPRINTK("device = 0x%X\n", (unsigned int) w);
2477 (void) pci_read_config_word(pci, PCI_COMMAND, &w);
2478 DPRINTK("command = 0x%X\n", (unsigned int) w);
2479 (void) pci_read_config_word(pci, PCI_STATUS, &w);
2480 DPRINTK("status = 0x%X\n", (unsigned int) w);
2481 (void) pci_read_config_dword(pci,
2482 PCI_CLASS_REVISION, &dw);
2483 DPRINTK("class/revision = 0x%X\n", (unsigned int) dw);
2484 (void) pci_read_config_byte(pci,
2485 PCI_CACHE_LINE_SIZE, &b);
2486 DPRINTK("cache line size = 0x%X\n", (unsigned int) b);
2487 (void) pci_read_config_byte(pci, PCI_LATENCY_TIMER, &b);
2488 DPRINTK("latency = %d (0x%X)\n",
2489 (int) b, (unsigned int) b);
2490 (void) pci_read_config_byte(pci, PCI_HEADER_TYPE, &b);
2491 DPRINTK("header type = 0x%X\n", (unsigned int) b);
2492 (void) pci_read_config_byte(pci, PCI_BIST, &b);
2493 DPRINTK("bist = 0x%X\n", (unsigned int) b);
2494 /* skipping a few here */
2495 (void) pci_read_config_byte(pci,
2496 PCI_INTERRUPT_LINE, &b);
2497 DPRINTK("pci_int_line = 0x%X\n", (unsigned int) b);
2498 (void) pci_read_config_byte(pci,
2499 PCI_INTERRUPT_PIN, &b);
2500 DPRINTK("pci_int_pin = 0x%X\n", (unsigned int) b);
2501 (void) pci_read_config_byte(pci, PCI_MIN_GNT, &b);
2502 DPRINTK("min_gnt = 0x%X\n", (unsigned int) b);
2503 (void) pci_read_config_byte(pci, PCI_MAX_LAT, &b);
2504 DPRINTK("max_lat = 0x%X\n", (unsigned int) b); }
2506 #ifdef USE_POWERDOWN
2508 DPRINTK("Coming out of powerdown\n");
2509 lanai->conf1 &= ~CONFIG1_POWERDOWN;
2514 result = -ENOIOCTLCMD;
2519 #define lanai_ioctl NULL
2522 static int lanai_send(struct atm_vcc *atmvcc, struct sk_buff *skb)
2524 struct lanai_vcc *lvcc = (struct lanai_vcc *) atmvcc->dev_data;
2525 struct lanai_dev *lanai = (struct lanai_dev *) atmvcc->dev->dev_data;
2526 unsigned long flags;
2527 if (unlikely(lvcc == NULL || lvcc->vbase == 0 ||
2528 lvcc->tx.atmvcc != atmvcc))
2531 if (unlikely(skb == NULL)) {
2532 DPRINTK("lanai_send: skb==NULL for vci=%d\n", atmvcc->vci);
2535 if (unlikely(lanai == NULL)) {
2536 DPRINTK("lanai_send: lanai==NULL for vci=%d\n", atmvcc->vci);
2540 ATM_SKB(skb)->vcc = atmvcc;
2541 switch (atmvcc->qos.aal) {
2543 read_lock_irqsave(&vcc_sklist_lock, flags);
2544 vcc_tx_aal5(lanai, lvcc, skb);
2545 read_unlock_irqrestore(&vcc_sklist_lock, flags);
2548 if (unlikely(skb->len != ATM_CELL_SIZE-1))
2550 /* NOTE - this next line is technically invalid - we haven't unshared skb */
2551 cpu_to_be32s((u32 *) skb->data);
2552 read_lock_irqsave(&vcc_sklist_lock, flags);
2553 vcc_tx_aal0(lanai, lvcc, skb);
2554 read_unlock_irqrestore(&vcc_sklist_lock, flags);
2557 DPRINTK("lanai_send: bad aal=%d on vci=%d\n", (int) atmvcc->qos.aal,
2560 lanai_free_skb(atmvcc, skb);
2564 static int lanai_change_qos(struct atm_vcc *atmvcc,
2565 /*const*/ struct atm_qos *qos, int flags)
2567 return -EBUSY; /* TODO: need to write this */
2570 #ifndef CONFIG_PROC_FS
2571 #define lanai_proc_read NULL
2573 static int lanai_proc_read(struct atm_dev *atmdev, loff_t *pos, char *page)
2575 struct lanai_dev *lanai = (struct lanai_dev *) atmdev->dev_data;
2577 struct lanai_vcc *lvcc;
2579 return sprintf(page, DEV_LABEL "(itf %d): chip=LANAI%s, "
2580 "serial=%u, magic=0x%08X, num_vci=%d\n",
2581 atmdev->number, lanai->type==lanai2 ? "2" : "HB",
2582 (unsigned int) lanai->serialno,
2583 (unsigned int) lanai->magicno, lanai->num_vci);
2585 return sprintf(page, "revision: board=%d, pci_if=%d\n",
2586 lanai->board_rev, (int) lanai->pci_revision);
2588 return sprintf(page, "EEPROM ESI: "
2589 "%02X:%02X:%02X:%02X:%02X:%02X\n",
2590 lanai->eeprom[EEPROM_MAC + 0],
2591 lanai->eeprom[EEPROM_MAC + 1],
2592 lanai->eeprom[EEPROM_MAC + 2],
2593 lanai->eeprom[EEPROM_MAC + 3],
2594 lanai->eeprom[EEPROM_MAC + 4],
2595 lanai->eeprom[EEPROM_MAC + 5]);
2597 return sprintf(page, "status: SOOL=%d, LOCD=%d, LED=%d, "
2598 "GPIN=%d\n", (lanai->status & STATUS_SOOL) ? 1 : 0,
2599 (lanai->status & STATUS_LOCD) ? 1 : 0,
2600 (lanai->status & STATUS_LED) ? 1 : 0,
2601 (lanai->status & STATUS_GPIN) ? 1 : 0);
2603 return sprintf(page, "global buffer sizes: service=%Zu, "
2604 "aal0_rx=%Zu\n", lanai_buf_size(&lanai->service),
2605 lanai->naal0 ? lanai_buf_size(&lanai->aal0buf) : 0);
2607 get_statistics(lanai);
2608 return sprintf(page, "cells in error: overflow=%u, "
2609 "closed_vci=%u, bad_HEC=%u, rx_fifo=%u\n",
2610 lanai->stats.ovfl_trash, lanai->stats.vci_trash,
2611 lanai->stats.hec_err, lanai->stats.atm_ovfl);
2614 return sprintf(page, "PCI errors: parity_detect=%u, "
2615 "master_abort=%u, master_target_abort=%u,\n",
2616 lanai->stats.pcierr_parity_detect,
2617 lanai->stats.pcierr_serr_set,
2618 lanai->stats.pcierr_m_target_abort);
2620 return sprintf(page, " slave_target_abort=%u, "
2621 "master_parity=%u\n", lanai->stats.pcierr_s_target_abort,
2622 lanai->stats.pcierr_master_parity);
2624 return sprintf(page, " no_tx=%u, "
2625 "no_rx=%u, bad_rx_aal=%u\n", lanai->stats.service_norx,
2626 lanai->stats.service_notx,
2627 lanai->stats.service_rxnotaal5);
2629 return sprintf(page, "resets: dma=%u, card=%u\n",
2630 lanai->stats.dma_reenable, lanai->stats.card_reset);
2631 /* At this point, "left" should be the VCI we're looking for */
2632 read_lock(&vcc_sklist_lock);
2634 if (left >= NUM_VCI) {
2638 if ((lvcc = lanai->vccs[left]) != NULL)
2642 /* Note that we re-use "left" here since we're done with it */
2643 left = sprintf(page, "VCI %4d: nref=%d, rx_nomem=%u", (vci_t) left,
2644 lvcc->nref, lvcc->stats.rx_nomem);
2645 if (lvcc->rx.atmvcc != NULL) {
2646 left += sprintf(&page[left], ",\n rx_AAL=%d",
2647 lvcc->rx.atmvcc->qos.aal == ATM_AAL5 ? 5 : 0);
2648 if (lvcc->rx.atmvcc->qos.aal == ATM_AAL5)
2649 left += sprintf(&page[left], ", rx_buf_size=%Zu, "
2650 "rx_bad_len=%u,\n rx_service_trash=%u, "
2651 "rx_service_stream=%u, rx_bad_crc=%u",
2652 lanai_buf_size(&lvcc->rx.buf),
2653 lvcc->stats.x.aal5.rx_badlen,
2654 lvcc->stats.x.aal5.service_trash,
2655 lvcc->stats.x.aal5.service_stream,
2656 lvcc->stats.x.aal5.service_rxcrc);
2658 if (lvcc->tx.atmvcc != NULL)
2659 left += sprintf(&page[left], ",\n tx_AAL=%d, "
2660 "tx_buf_size=%Zu, tx_qos=%cBR, tx_backlogged=%c",
2661 lvcc->tx.atmvcc->qos.aal == ATM_AAL5 ? 5 : 0,
2662 lanai_buf_size(&lvcc->tx.buf),
2663 lvcc->tx.atmvcc == lanai->cbrvcc ? 'C' : 'U',
2664 vcc_is_backlogged(lvcc) ? 'Y' : 'N');
2665 page[left++] = '\n';
2668 read_unlock(&vcc_sklist_lock);
2671 #endif /* CONFIG_PROC_FS */
2673 /* -------------------- HOOKS: */
2675 static const struct atmdev_ops ops = {
2676 .dev_close = lanai_dev_close,
2678 .close = lanai_close,
2679 .ioctl = lanai_ioctl,
2685 .change_qos = lanai_change_qos,
2686 .proc_read = lanai_proc_read,
2687 .owner = THIS_MODULE
2690 /* initialize one probed card */
2691 static int __devinit lanai_init_one(struct pci_dev *pci,
2692 const struct pci_device_id *ident)
2694 struct lanai_dev *lanai;
2695 struct atm_dev *atmdev;
2698 lanai = (struct lanai_dev *) kmalloc(sizeof(*lanai), GFP_KERNEL);
2699 if (lanai == NULL) {
2700 printk(KERN_ERR DEV_LABEL
2701 ": couldn't allocate dev_data structure!\n");
2705 atmdev = atm_dev_register(DEV_LABEL, &ops, -1, NULL);
2706 if (atmdev == NULL) {
2707 printk(KERN_ERR DEV_LABEL
2708 ": couldn't register atm device!\n");
2713 atmdev->dev_data = lanai;
2715 lanai->type = (enum lanai_type) ident->device;
2717 result = lanai_dev_open(atmdev);
2719 DPRINTK("lanai_start() failed, err=%d\n", -result);
2720 atm_dev_deregister(atmdev);
2726 static struct pci_device_id lanai_pci_tbl[] = {
2728 PCI_VENDOR_ID_EF, PCI_VENDOR_ID_EF_ATM_LANAI2,
2729 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0
2732 PCI_VENDOR_ID_EF, PCI_VENDOR_ID_EF_ATM_LANAIHB,
2733 PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0
2735 { 0, } /* terminal entry */
2737 MODULE_DEVICE_TABLE(pci, lanai_pci_tbl);
2739 static struct pci_driver lanai_driver = {
2741 .id_table = lanai_pci_tbl,
2742 .probe = lanai_init_one,
2745 static int __init lanai_module_init(void)
2749 x = pci_module_init(&lanai_driver);
2751 printk(KERN_ERR DEV_LABEL ": no adapter found\n");
2755 static void __exit lanai_module_exit(void)
2757 /* We'll only get called when all the interfaces are already
2758 * gone, so there isn't much to do
2760 DPRINTK("cleanup_module()\n");
2763 module_init(lanai_module_init);
2764 module_exit(lanai_module_exit);
2766 MODULE_AUTHOR("Mitchell Blank Jr <mitch@sfgoth.com>");
2767 MODULE_DESCRIPTION("Efficient Networks Speedstream 3010 driver");
2768 MODULE_LICENSE("GPL");