1 /******************************************************************************
3 * (C)Copyright 1998,1999 SysKonnect,
4 * a business unit of Schneider & Koch & Co. Datensysteme GmbH.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * The information in this file is provided "AS IS" without warranty.
13 ******************************************************************************/
16 * AMD Fplus in tag mode data structs
27 #define HW_PTR u_short
32 * fplus error statistic structure
35 u_long err_valid ; /* memory status valid */
36 u_long err_abort ; /* memory status receive abort */
37 u_long err_e_indicator ; /* error indicator */
38 u_long err_crc ; /* error detected (CRC or length) */
39 u_long err_llc_frame ; /* LLC frame */
40 u_long err_mac_frame ; /* MAC frame */
41 u_long err_smt_frame ; /* SMT frame */
42 u_long err_imp_frame ; /* implementer frame */
43 u_long err_no_buf ; /* no buffer available */
44 u_long err_too_long ; /* longer than max. buffer */
45 u_long err_bec_stat ; /* beacon state entered */
46 u_long err_clm_stat ; /* claim state entered */
47 u_long err_sifg_det ; /* short interframe gap detect */
48 u_long err_phinv ; /* PHY invalid */
49 u_long err_tkiss ; /* token issued */
50 u_long err_tkerr ; /* token error */
54 * Transmit Descriptor struct
57 u_int txd_tbctrl ; /* transmit buffer control */
58 u_int txd_txdscr ; /* transmit frame status word */
59 u_int txd_tbadr ; /* physical tx buffer address */
60 u_int txd_ntdadr ; /* physical pointer to the next TxD */
62 u_int txd_tbadr_hi ; /* physical tx buffer addr (high dword)*/
64 char far *txd_virt ; /* virtual pointer to the data frag */
65 /* virt pointer to the next TxD */
66 struct s_smt_fp_txd volatile far *txd_next ;
67 struct s_txd_os txd_os ; /* OS - specific struct */
71 * Receive Descriptor struct
74 u_int rxd_rbctrl ; /* receive buffer control */
75 u_int rxd_rfsw ; /* receive frame status word */
76 u_int rxd_rbadr ; /* physical rx buffer address */
77 u_int rxd_nrdadr ; /* physical pointer to the next RxD */
79 u_int rxd_rbadr_hi ; /* physical tx buffer addr (high dword)*/
81 char far *rxd_virt ; /* virtual pointer to the data frag */
82 /* virt pointer to the next RxD */
83 struct s_smt_fp_rxd volatile far *rxd_next ;
84 struct s_rxd_os rxd_os ; /* OS - specific struct */
88 * Descriptor Union Definition
91 struct s_smt_fp_txd t ; /* pointer to the TxD */
92 struct s_smt_fp_rxd r ; /* pointer to the RxD */
96 * TxD Ring Control struct
98 struct s_smt_tx_queue {
99 struct s_smt_fp_txd volatile *tx_curr_put ; /* next free TxD */
100 struct s_smt_fp_txd volatile *tx_prev_put ; /* shadow put pointer */
101 struct s_smt_fp_txd volatile *tx_curr_get ; /* next TxD to release*/
102 u_short tx_free ; /* count of free TxD's */
103 u_short tx_used ; /* count of used TxD's */
104 HW_PTR tx_bmu_ctl ; /* BMU addr for tx start */
105 HW_PTR tx_bmu_dsc ; /* BMU addr for curr dsc. */
109 * RxD Ring Control struct
111 struct s_smt_rx_queue {
112 struct s_smt_fp_rxd volatile *rx_curr_put ; /* next RxD to queue into */
113 struct s_smt_fp_rxd volatile *rx_prev_put ; /* shadow put pointer */
114 struct s_smt_fp_rxd volatile *rx_curr_get ; /* next RxD to fill */
115 u_short rx_free ; /* count of free RxD's */
116 u_short rx_used ; /* count of used RxD's */
117 HW_PTR rx_bmu_ctl ; /* BMU addr for rx start */
118 HW_PTR rx_bmu_dsc ; /* BMU addr for curr dsc. */
121 #define VOID_FRAME_OFF 0x00
122 #define CLAIM_FRAME_OFF 0x08
123 #define BEACON_FRAME_OFF 0x10
124 #define DBEACON_FRAME_OFF 0x18
125 #define RX_FIFO_OFF 0x21 /* to get a prime number for */
126 /* the RX_FIFO_SPACE */
128 #define RBC_MEM_SIZE 0x8000
129 #define SEND_ASYNC_AS_SYNC 0x1
130 #define SYNC_TRAFFIC_ON 0x2
132 /* big FIFO memory */
133 #define RX_FIFO_SPACE 0x4000 - RX_FIFO_OFF
134 #define TX_FIFO_SPACE 0x4000
136 #define TX_SMALL_FIFO 0x0900
137 #define TX_MEDIUM_FIFO TX_FIFO_SPACE / 2
138 #define TX_LARGE_FIFO TX_FIFO_SPACE - TX_SMALL_FIFO
140 #define RX_SMALL_FIFO 0x0900
141 #define RX_LARGE_FIFO RX_FIFO_SPACE - RX_SMALL_FIFO
143 struct s_smt_fifo_conf {
144 u_short rbc_ram_start ; /* FIFO start address */
145 u_short rbc_ram_end ; /* FIFO size */
146 u_short rx1_fifo_start ; /* rx queue start address */
147 u_short rx1_fifo_size ; /* rx queue size */
148 u_short rx2_fifo_start ; /* rx queue start address */
149 u_short rx2_fifo_size ; /* rx queue size */
150 u_short tx_s_start ; /* sync queue start address */
151 u_short tx_s_size ; /* sync queue size */
152 u_short tx_a0_start ; /* async queue A0 start address */
153 u_short tx_a0_size ; /* async queue A0 size */
154 u_short fifo_config_mode ; /* FIFO configuration mode */
157 #define FM_ADDRX (FM_ADDET|FM_EXGPA0|FM_EXGPA1)
160 u_short mdr2init ; /* mode register 2 init value */
161 u_short mdr3init ; /* mode register 3 init value */
162 u_short frselreg_init ; /* frame selection register init val */
163 u_short rx_mode ; /* address mode broad/multi/promisc */
168 struct err_st err_stats ; /* error statistics */
173 struct fddi_mac_sf { /* special frame build buffer */
175 struct fddi_addr mac_dest ;
176 struct fddi_addr mac_source ;
177 u_char mac_info[0x20] ;
188 #define USED_QUEUES 2
191 * queue pointers; points to the queue dependent variables
193 struct s_smt_tx_queue *tx[USED_QUEUES] ;
194 struct s_smt_rx_queue *rx[USED_QUEUES] ;
197 * queue dependent variables
199 struct s_smt_tx_queue tx_q[USED_QUEUES] ;
200 struct s_smt_rx_queue rx_q[USED_QUEUES] ;
203 * FIFO configuration struct
205 struct s_smt_fifo_conf fifo ;
207 /* last formac status */
211 /* calculated FORMAC+ reg.addr. */
223 #define FPMAX_MULTICAST 32
224 #define SMT_MAX_MULTI 4
227 struct fddi_addr a ; /* mc address */
228 u_char n ; /* usage counter */
229 u_char perm ; /* flag: permanent */
230 } table[FPMAX_MULTICAST] ;
232 struct fddi_addr group_addr ;
233 u_long func_addr ; /* functional address */
234 int smt_slots_used ; /* count of table entries for the SMT */
235 int os_slots_used ; /* count of table entries */
236 /* used by the os-specific module */
240 * modes for mac_set_rx_mode()
242 #define RX_ENABLE_ALLMULTI 1 /* enable all multicasts */
243 #define RX_DISABLE_ALLMULTI 2 /* disable "enable all multicasts" */
244 #define RX_ENABLE_PROMISC 3 /* enable promiscous */
245 #define RX_DISABLE_PROMISC 4 /* disable promiscous */
246 #define RX_ENABLE_NSA 5 /* enable reception of NSA frames */
247 #define RX_DISABLE_NSA 6 /* disable reception of NSA frames */
251 * support for byte reversal in AIX
252 * (descriptors and pointers must be byte reversed in memory
253 * CPU is big endian; M-Channel is little endian)
257 #define AIX_REVERSE(x) ((((x)<<24L)&0xff000000L) + \
258 (((x)<< 8L)&0x00ff0000L) + \
259 (((x)>> 8L)&0x0000ff00L) + \
260 (((x)>>24L)&0x000000ffL))
263 #define AIX_REVERSE(x) (x)
268 #define MDR_REVERSE(x) ((((x)<<24L)&0xff000000L) + \
269 (((x)<< 8L)&0x00ff0000L) + \
270 (((x)>> 8L)&0x0000ff00L) + \
271 (((x)>>24L)&0x000000ffL))
274 #define MDR_REVERSE(x) (x)