1 /**************************************************************************
2 * Initio A100 device driver for Linux.
4 * Copyright (c) 1994-1998 Initio Corporation
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2, or (at your option)
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; see the file COPYING. If not, write to
19 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
21 * --------------------------------------------------------------------------
23 * Redistribution and use in source and binary forms, with or without
24 * modification, are permitted provided that the following conditions
26 * 1. Redistributions of source code must retain the above copyright
27 * notice, this list of conditions, and the following disclaimer,
28 * without modification, immediately at the beginning of the file.
29 * 2. Redistributions in binary form must reproduce the above copyright
30 * notice, this list of conditions and the following disclaimer in the
31 * documentation and/or other materials provided with the distribution.
32 * 3. The name of the author may not be used to endorse or promote products
33 * derived from this software without specific prior written permission.
35 * Where this Software is combined with software released under the terms of
36 * the GNU General Public License ("GPL") and the terms of the GPL would require the
37 * combined work to also be released under the terms of the GPL, the terms
38 * and conditions of this License will apply in addition to those of the
39 * GPL with the exception of any terms or conditions of this License that
40 * conflict with, or are expressly prohibited by, the GPL.
42 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
43 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
44 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
45 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
46 * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
47 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
48 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
49 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
50 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
51 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
54 **************************************************************************
57 * Description: INI-A100U2W LINUX device driver header
59 * 06/18/98 HL, Initial production Version 1.02
60 * 12/19/98 bv, Use spinlocks for 2.1.95 and up
61 * 06/25/02 Doug Ledford <dledford@redhat.com>
62 * - This and the i60uscsi.h file are almost identical,
63 * merged them into a single header used by both .c files.
64 ****************************************************************************/
66 #include <linux/config.h>
67 #include <linux/types.h>
68 #include <linux/pci.h>
70 #define inia100_REVID "Initio INI-A100U2W SCSI device driver; Revision: 1.02d"
72 #define ULONG unsigned long
74 #define USHORT unsigned short
75 #define UCHAR unsigned char
76 #define BYTE unsigned char
77 #define WORD unsigned short
78 #define DWORD unsigned long
79 #define UBYTE unsigned char
80 #define UWORD unsigned short
81 #define UDWORD unsigned long
88 #define ORC_MAXQUEUE 245
89 #define ORC_MAXTAGS 64
91 #define ORC_MAXQUEUE 25
95 #define TOTAL_SG_ENTRY 32
96 #define MAX_TARGETS 16
99 #define SUCCESSFUL 0x00
101 #define I920_DEVICE_ID 0x0002 /* Initio's inic-950 product ID */
103 /************************************************************************/
104 /* Scatter-Gather Element Structure */
105 /************************************************************************/
106 typedef struct ORC_SG_Struc {
107 U32 SG_Ptr; /* Data Pointer */
108 U32 SG_Len; /* Data Length */
111 /* SCSI related definition */
112 #define DISC_NOT_ALLOW 0x80 /* Disconnect is not allowed */
113 #define DISC_ALLOW 0xC0 /* Disconnect is allowed */
116 #define ORC_OFFSET_SCB 16
117 #define ORC_MAX_SCBS 250
118 #define MAX_CHANNELS 2
119 #define MAX_ESCB_ELE 64
120 #define TCF_DRV_255_63 0x0400
122 /********************************************************/
123 /* Orchid Configuration Register Set */
124 /********************************************************/
125 #define ORC_PVID 0x00 /* Vendor ID */
126 #define ORC_VENDOR_ID 0x1101 /* Orchid vendor ID */
127 #define ORC_PDID 0x02 /* Device ID */
128 #define ORC_DEVICE_ID 0x1060 /* Orchid device ID */
129 #define ORC_COMMAND 0x04 /* Command */
130 #define BUSMS 0x04 /* BUS MASTER Enable */
131 #define IOSPA 0x01 /* IO Space Enable */
132 #define ORC_STATUS 0x06 /* Status register */
133 #define ORC_REVISION 0x08 /* Revision number */
134 #define ORC_BASE 0x10 /* Base address */
135 #define ORC_BIOS 0x50 /* Expansion ROM base address */
136 #define ORC_INT_NUM 0x3C /* Interrupt line */
137 #define ORC_INT_PIN 0x3D /* Interrupt pin */
139 /********************************************************/
140 /* Orchid Host Command Set */
141 /********************************************************/
142 #define ORC_CMD_NOP 0x00 /* Host command - NOP */
143 #define ORC_CMD_VERSION 0x01 /* Host command - Get F/W version */
144 #define ORC_CMD_ECHO 0x02 /* Host command - ECHO */
145 #define ORC_CMD_SET_NVM 0x03 /* Host command - Set NVRAM */
146 #define ORC_CMD_GET_NVM 0x04 /* Host command - Get NVRAM */
147 #define ORC_CMD_GET_BUS_STATUS 0x05 /* Host command - Get SCSI bus status */
148 #define ORC_CMD_ABORT_SCB 0x06 /* Host command - Abort SCB */
149 #define ORC_CMD_ISSUE_SCB 0x07 /* Host command - Issue SCB */
151 /********************************************************/
152 /* Orchid Register Set */
153 /********************************************************/
154 #define ORC_GINTS 0xA0 /* Global Interrupt Status */
155 #define QINT 0x04 /* Reply Queue Interrupt */
156 #define ORC_GIMSK 0xA1 /* Global Interrupt MASK */
157 #define MQINT 0x04 /* Mask Reply Queue Interrupt */
158 #define ORC_GCFG 0xA2 /* Global Configure */
159 #define EEPRG 0x01 /* Enable EEPROM programming */
160 #define ORC_GSTAT 0xA3 /* Global status */
161 #define WIDEBUS 0x10 /* Wide SCSI Devices connected */
162 #define ORC_HDATA 0xA4 /* Host Data */
163 #define ORC_HCTRL 0xA5 /* Host Control */
164 #define SCSIRST 0x80 /* SCSI bus reset */
165 #define HDO 0x40 /* Host data out */
166 #define HOSTSTOP 0x02 /* Host stop RISC engine */
167 #define DEVRST 0x01 /* Device reset */
168 #define ORC_HSTUS 0xA6 /* Host Status */
169 #define HDI 0x02 /* Host data in */
170 #define RREADY 0x01 /* RISC engine is ready to receive */
171 #define ORC_NVRAM 0xA7 /* Nvram port address */
176 #define ORC_PQUEUE 0xA8 /* Posting queue FIFO */
177 #define ORC_PQCNT 0xA9 /* Posting queue FIFO Cnt */
178 #define ORC_RQUEUE 0xAA /* Reply queue FIFO */
179 #define ORC_RQUEUECNT 0xAB /* Reply queue FIFO Cnt */
180 #define ORC_FWBASEADR 0xAC /* Firmware base address */
182 #define ORC_EBIOSADR0 0xB0 /* External Bios address */
183 #define ORC_EBIOSADR1 0xB1 /* External Bios address */
184 #define ORC_EBIOSADR2 0xB2 /* External Bios address */
185 #define ORC_EBIOSDATA 0xB3 /* External Bios address */
187 #define ORC_SCBSIZE 0xB7 /* SCB size register */
188 #define ORC_SCBBASE0 0xB8 /* SCB base address 0 */
189 #define ORC_SCBBASE1 0xBC /* SCB base address 1 */
191 #define ORC_RISCCTL 0xE0 /* RISC Control */
192 #define PRGMRST 0x002
193 #define DOWNLOAD 0x001
194 #define ORC_PRGMCTR0 0xE2 /* RISC program counter */
195 #define ORC_PRGMCTR1 0xE3 /* RISC program counter */
196 #define ORC_RISCRAM 0xEC /* RISC RAM data port 4 bytes */
198 typedef struct orc_extended_scb { /* Extended SCB */
199 ORC_SG ESCB_SGList[TOTAL_SG_ENTRY]; /*0 Start of SG list */
200 struct scsi_cmnd *SCB_Srb; /*50 SRB Pointer */
203 /***********************************************************************
205 ************************************************************************/
206 typedef struct orc_scb { /* Scsi_Ctrl_Blk */
207 UBYTE SCB_Opcode; /*00 SCB command code&residual */
208 UBYTE SCB_Flags; /*01 SCB Flags */
209 UBYTE SCB_Target; /*02 Target Id */
210 UBYTE SCB_Lun; /*03 Lun */
211 U32 SCB_Reserved0; /*04 Reserved for ORCHID must 0 */
212 U32 SCB_XferLen; /*08 Data Transfer Length */
213 U32 SCB_Reserved1; /*0C Reserved for ORCHID must 0 */
214 U32 SCB_SGLen; /*10 SG list # * 8 */
215 U32 SCB_SGPAddr; /*14 SG List Buf physical Addr */
216 U32 SCB_SGPAddrHigh; /*18 SG Buffer high physical Addr */
217 UBYTE SCB_HaStat; /*1C Host Status */
218 UBYTE SCB_TaStat; /*1D Target Status */
219 UBYTE SCB_Status; /*1E SCB status */
220 UBYTE SCB_Link; /*1F Link pointer, default 0xFF */
221 UBYTE SCB_SenseLen; /*20 Sense Allocation Length */
222 UBYTE SCB_CDBLen; /*21 CDB Length */
223 UBYTE SCB_Ident; /*22 Identify */
224 UBYTE SCB_TagMsg; /*23 Tag Message */
225 UBYTE SCB_CDB[IMAX_CDB]; /*24 SCSI CDBs */
226 UBYTE SCB_ScbIdx; /*3C Index for this ORCSCB */
227 U32 SCB_SensePAddr; /*34 Sense Buffer physical Addr */
229 ESCB *SCB_EScb; /*38 Extended SCB Pointer */
231 UBYTE SCB_Reserved2[4]; /*3E Reserved for Driver use */
235 /* Opcodes of ORCSCB_Opcode */
236 #define ORC_EXECSCSI 0x00 /* SCSI initiator command with residual */
237 #define ORC_BUSDEVRST 0x01 /* SCSI Bus Device Reset */
239 /* Status of ORCSCB_Status */
240 #define ORCSCB_COMPLETE 0x00 /* SCB request completed */
241 #define ORCSCB_POST 0x01 /* SCB is posted by the HOST */
243 /* Bit Definition for ORCSCB_Flags */
244 #define SCF_DISINT 0x01 /* Disable HOST interrupt */
245 #define SCF_DIR 0x18 /* Direction bits */
246 #define SCF_NO_DCHK 0x00 /* Direction determined by SCSI */
247 #define SCF_DIN 0x08 /* From Target to Initiator */
248 #define SCF_DOUT 0x10 /* From Initiator to Target */
249 #define SCF_NO_XF 0x18 /* No data transfer */
250 #define SCF_POLL 0x40
252 /* Error Codes for ORCSCB_HaStat */
253 #define HOST_SEL_TOUT 0x11
254 #define HOST_DO_DU 0x12
255 #define HOST_BUS_FREE 0x13
256 #define HOST_BAD_PHAS 0x14
257 #define HOST_INV_CMD 0x16
258 #define HOST_SCSI_RST 0x1B
259 #define HOST_DEV_RST 0x1C
262 /* Error Codes for ORCSCB_TaStat */
263 #define TARGET_CHK_COND 0x02
264 #define TARGET_BUSY 0x08
265 #define TARGET_TAG_FULL 0x28
268 /* Queue tag msg: Simple_quque_tag, Head_of_queue_tag, Ordered_queue_tag */
269 #define MSG_STAG 0x20
270 #define MSG_HTAG 0x21
271 #define MSG_OTAG 0x22
273 #define MSG_IGNOREWIDE 0x23
275 #define MSG_IDENT 0x80
276 #define MSG_DISC 0x40 /* Disconnect allowed */
280 #define MSG_EXTEND 0x01
282 #define MSG_ABORT 0x06
285 #define MSG_PARITY 0x09
286 #define MSG_DEVRST 0x0C
287 #define MSG_STAG 0x20
289 /***********************************************************************
290 Target Device Control Structure
291 **********************************************************************/
293 typedef struct ORC_Tar_Ctrl_Struc {
294 UBYTE TCS_DrvDASD; /* 6 */
295 UBYTE TCS_DrvSCSI; /* 7 */
296 UBYTE TCS_DrvHead; /* 8 */
297 UWORD TCS_DrvFlags; /* 4 */
298 UBYTE TCS_DrvSector; /* 7 */
299 } ORC_TCS, *PORC_TCS;
301 /* Bit Definition for TCF_DrvFlags */
302 #define TCS_DF_NODASD_SUPT 0x20 /* Suppress OS/2 DASD Mgr support */
303 #define TCS_DF_NOSCSI_SUPT 0x40 /* Suppress OS/2 SCSI Mgr support */
306 /***********************************************************************
307 Host Adapter Control Structure
308 ************************************************************************/
309 typedef struct ORC_Ha_Ctrl_Struc {
310 USHORT HCS_Base; /* 00 */
311 UBYTE HCS_Index; /* 02 */
312 UBYTE HCS_Intr; /* 04 */
313 UBYTE HCS_SCSI_ID; /* 06 H/A SCSI ID */
314 UBYTE HCS_BIOS; /* 07 BIOS configuration */
316 UBYTE HCS_Flags; /* 0B */
317 UBYTE HCS_HAConfig1; /* 1B SCSI0MAXTags */
318 UBYTE HCS_MaxTar; /* 1B SCSI0MAXTags */
320 USHORT HCS_Units; /* Number of units this adapter */
321 USHORT HCS_AFlags; /* Adapter info. defined flags */
322 ULONG HCS_Timeout; /* Adapter timeout value */
323 PVOID HCS_virScbArray; /* 28 Virtual Pointer to SCB array */
324 dma_addr_t HCS_physScbArray; /* Scb Physical address */
325 PVOID HCS_virEscbArray; /* Virtual pointer to ESCB Scatter list */
326 dma_addr_t HCS_physEscbArray; /* scatter list Physical address */
327 UBYTE TargetFlag[16]; /* 30 target configuration, TCF_EN_TAG */
328 UBYTE MaximumTags[16]; /* 40 ORC_MAX_SCBS */
329 UBYTE ActiveTags[16][16]; /* 50 */
330 ORC_TCS HCS_Tcs[16]; /* 28 */
331 U32 BitAllocFlag[MAX_CHANNELS][8]; /* Max STB is 256, So 256/32 */
332 spinlock_t BitAllocFlagLock;
333 struct scsi_cmnd *pSRB_head;
334 struct scsi_cmnd *pSRB_tail;
335 spinlock_t pSRB_lock;
336 struct pci_dev *pdev;
339 /* Bit Definition for HCS_Flags */
341 #define HCF_SCSI_RESET 0x01 /* SCSI BUS RESET */
342 #define HCF_PARITY 0x02 /* parity card */
343 #define HCF_LVDS 0x10 /* parity card */
345 /* Bit Definition for TargetFlag */
347 #define TCF_EN_255 0x08
348 #define TCF_EN_TAG 0x10
349 #define TCF_BUSY 0x20
350 #define TCF_DISCONNECT 0x40
351 #define TCF_SPIN_UP 0x80
353 /* Bit Definition for HCS_AFlags */
354 #define HCS_AF_IGNORE 0x01 /* Adapter ignore */
355 #define HCS_AF_DISABLE_RESET 0x10 /* Adapter disable reset */
356 #define HCS_AF_DISABLE_ADPT 0x80 /* Adapter disable */
359 /*---------------------------------------*/
360 /* TimeOut for RESET to complete (30s) */
362 /* After a RESET the drive is checked */
364 /*---------------------------------------*/
365 #define DELAYED_RESET_MAX (30*1000L)
366 #define DELAYED_RESET_INTERVAL 200L
368 /*----------------------------------------------*/
369 /* TimeOut for IRQ from last interrupt (5s) */
370 /*----------------------------------------------*/
371 #define IRQ_TIMEOUT_INTERVAL (5*1000L)
373 /*----------------------------------------------*/
374 /* Retry Delay interval (200ms) */
375 /*----------------------------------------------*/
376 #define DELAYED_RETRY_INTERVAL 200L
378 #define INQUIRY_SIZE 36
379 #define CAPACITY_SIZE 8
380 #define DEFAULT_SENSE_LEN 14
382 #define DEVICE_NOT_FOUND 0x86
384 /*----------------------------------------------*/
385 /* Definition for PCI device */
386 /*----------------------------------------------*/
387 #define MAX_PCI_DEVICES 21
388 #define MAX_PCI_BUSES 8
390 typedef struct Adpt_Struc {
391 USHORT ADPT_BIOS; /* 0 */
392 UBYTE ADPT_BASE; /* 1 */
393 UBYTE ADPT_Bus; /* 2 */
394 UBYTE ADPT_Device; /* 3 */
395 UBYTE ADPT_Reserved[3];
398 typedef struct _NVRAM {
399 /*----------header ---------------*/
400 UCHAR SubVendorID0; /* 00 - Sub Vendor ID */
401 UCHAR SubVendorID1; /* 00 - Sub Vendor ID */
402 UCHAR SubSysID0; /* 02 - Sub System ID */
403 UCHAR SubSysID1; /* 02 - Sub System ID */
404 UCHAR SubClass; /* 04 - Sub Class */
405 UCHAR VendorID0; /* 05 - Vendor ID */
406 UCHAR VendorID1; /* 05 - Vendor ID */
407 UCHAR DeviceID0; /* 07 - Device ID */
408 UCHAR DeviceID1; /* 07 - Device ID */
409 UCHAR Reserved0[2]; /* 09 - Reserved */
410 UCHAR Revision; /* 0B - Revision of data structure */
411 /* ----Host Adapter Structure ---- */
412 UCHAR NumOfCh; /* 0C - Number of SCSI channel */
413 UCHAR BIOSConfig1; /* 0D - BIOS configuration 1 */
414 UCHAR BIOSConfig2; /* 0E - BIOS boot channel&target ID */
415 UCHAR BIOSConfig3; /* 0F - BIOS configuration 3 */
416 /* ----SCSI channel Structure ---- */
417 /* from "CTRL-I SCSI Host Adapter SetUp menu " */
418 UCHAR SCSI0Id; /* 10 - Channel 0 SCSI ID */
419 UCHAR SCSI0Config; /* 11 - Channel 0 SCSI configuration */
420 UCHAR SCSI0MaxTags; /* 12 - Channel 0 Maximum tags */
421 UCHAR SCSI0ResetTime; /* 13 - Channel 0 Reset recovering time */
422 UCHAR ReservedforChannel0[2]; /* 14 - Reserved */
424 /* ----SCSI target Structure ---- */
425 /* from "CTRL-I SCSI device SetUp menu " */
426 UCHAR Target00Config; /* 16 - Channel 0 Target 0 config */
427 UCHAR Target01Config; /* 17 - Channel 0 Target 1 config */
428 UCHAR Target02Config; /* 18 - Channel 0 Target 2 config */
429 UCHAR Target03Config; /* 19 - Channel 0 Target 3 config */
430 UCHAR Target04Config; /* 1A - Channel 0 Target 4 config */
431 UCHAR Target05Config; /* 1B - Channel 0 Target 5 config */
432 UCHAR Target06Config; /* 1C - Channel 0 Target 6 config */
433 UCHAR Target07Config; /* 1D - Channel 0 Target 7 config */
434 UCHAR Target08Config; /* 1E - Channel 0 Target 8 config */
435 UCHAR Target09Config; /* 1F - Channel 0 Target 9 config */
436 UCHAR Target0AConfig; /* 20 - Channel 0 Target A config */
437 UCHAR Target0BConfig; /* 21 - Channel 0 Target B config */
438 UCHAR Target0CConfig; /* 22 - Channel 0 Target C config */
439 UCHAR Target0DConfig; /* 23 - Channel 0 Target D config */
440 UCHAR Target0EConfig; /* 24 - Channel 0 Target E config */
441 UCHAR Target0FConfig; /* 25 - Channel 0 Target F config */
443 UCHAR SCSI1Id; /* 26 - Channel 1 SCSI ID */
444 UCHAR SCSI1Config; /* 27 - Channel 1 SCSI configuration */
445 UCHAR SCSI1MaxTags; /* 28 - Channel 1 Maximum tags */
446 UCHAR SCSI1ResetTime; /* 29 - Channel 1 Reset recovering time */
447 UCHAR ReservedforChannel1[2]; /* 2A - Reserved */
449 /* ----SCSI target Structure ---- */
450 /* from "CTRL-I SCSI device SetUp menu " */
451 UCHAR Target10Config; /* 2C - Channel 1 Target 0 config */
452 UCHAR Target11Config; /* 2D - Channel 1 Target 1 config */
453 UCHAR Target12Config; /* 2E - Channel 1 Target 2 config */
454 UCHAR Target13Config; /* 2F - Channel 1 Target 3 config */
455 UCHAR Target14Config; /* 30 - Channel 1 Target 4 config */
456 UCHAR Target15Config; /* 31 - Channel 1 Target 5 config */
457 UCHAR Target16Config; /* 32 - Channel 1 Target 6 config */
458 UCHAR Target17Config; /* 33 - Channel 1 Target 7 config */
459 UCHAR Target18Config; /* 34 - Channel 1 Target 8 config */
460 UCHAR Target19Config; /* 35 - Channel 1 Target 9 config */
461 UCHAR Target1AConfig; /* 36 - Channel 1 Target A config */
462 UCHAR Target1BConfig; /* 37 - Channel 1 Target B config */
463 UCHAR Target1CConfig; /* 38 - Channel 1 Target C config */
464 UCHAR Target1DConfig; /* 39 - Channel 1 Target D config */
465 UCHAR Target1EConfig; /* 3A - Channel 1 Target E config */
466 UCHAR Target1FConfig; /* 3B - Channel 1 Target F config */
467 UCHAR reserved[3]; /* 3C - Reserved */
468 /* ---------- CheckSum ---------- */
469 UCHAR CheckSum; /* 3F - Checksum of NVRam */
472 /* Bios Configuration for nvram->BIOSConfig1 */
473 #define NBC_BIOSENABLE 0x01 /* BIOS enable */
474 #define NBC_CDROM 0x02 /* Support bootable CDROM */
475 #define NBC_REMOVABLE 0x04 /* Support removable drive */
477 /* Bios Configuration for nvram->BIOSConfig2 */
478 #define NBB_TARGET_MASK 0x0F /* Boot SCSI target ID number */
479 #define NBB_CHANL_MASK 0xF0 /* Boot SCSI channel number */
481 /* Bit definition for nvram->SCSIConfig */
482 #define NCC_BUSRESET 0x01 /* Reset SCSI bus at power up */
483 #define NCC_PARITYCHK 0x02 /* SCSI parity enable */
484 #define NCC_LVDS 0x10 /* Enable LVDS */
485 #define NCC_ACTTERM1 0x20 /* Enable active terminator 1 */
486 #define NCC_ACTTERM2 0x40 /* Enable active terminator 2 */
487 #define NCC_AUTOTERM 0x80 /* Enable auto termination */
489 /* Bit definition for nvram->TargetxConfig */
490 #define NTC_PERIOD 0x07 /* Maximum Sync. Speed */
491 #define NTC_1GIGA 0x08 /* 255 head / 63 sectors (64/32) */
492 #define NTC_NO_SYNC 0x10 /* NO SYNC. NEGO */
493 #define NTC_NO_WIDESYNC 0x20 /* NO WIDE SYNC. NEGO */
494 #define NTC_DISC_ENABLE 0x40 /* Enable SCSI disconnect */
495 #define NTC_SPINUP 0x80 /* Start disk drive */
497 /* Default NVRam values */
498 #define NBC_DEFAULT (NBC_ENABLE)
499 #define NCC_DEFAULT (NCC_BUSRESET | NCC_AUTOTERM | NCC_PARITYCHK)
500 #define NCC_MAX_TAGS 0x20 /* Maximum tags per target */
501 #define NCC_RESET_TIME 0x0A /* SCSI RESET recovering time */
502 #define NTC_DEFAULT (NTC_1GIGA | NTC_NO_WIDESYNC | NTC_DISC_ENABLE)
504 typedef union { /* Union define for mechanism 1 */
506 unsigned char RegNum;
507 unsigned char FcnNum:3;
508 unsigned char DeviceNum:5;
509 unsigned char BusNum;
510 unsigned char Reserved:7;
511 unsigned char Enable:1;
513 unsigned long lConfigAdr;
516 typedef union { /* Union define for mechanism 2 */
518 unsigned char RegNum;
519 unsigned char DeviceNum;
520 unsigned short Reserved;
522 unsigned long lHostAdr;
525 #define ORC_RD(x,y) (UCHAR)(inb( (int)((ULONG)((ULONG)x+(UCHAR)y)) ))
526 #define ORC_RDLONG(x,y) (long)(inl((int)((ULONG)((ULONG)x+(UCHAR)y)) ))
528 #define ORC_WR( adr,data) outb( (UCHAR)(data), (int)(adr))
529 #define ORC_WRSHORT(adr,data) outw( (UWORD)(data), (int)(adr))
530 #define ORC_WRLONG( adr,data) outl( (ULONG)(data), (int)(adr))