5 #define RADEON_REGSIZE 0x4000
8 #define MM_INDEX 0x0000
10 #define BUS_CNTL 0x0030
11 #define HI_STAT 0x004C
12 #define BUS_CNTL1 0x0034
13 #define I2C_CNTL_1 0x0094
14 #define CONFIG_CNTL 0x00E0
15 #define CONFIG_MEMSIZE 0x00F8
16 #define CONFIG_APER_0_BASE 0x0100
17 #define CONFIG_APER_1_BASE 0x0104
18 #define CONFIG_APER_SIZE 0x0108
19 #define CONFIG_REG_1_BASE 0x010C
20 #define CONFIG_REG_APER_SIZE 0x0110
21 #define PAD_AGPINPUT_DELAY 0x0164
22 #define PAD_CTLR_STRENGTH 0x0168
23 #define PAD_CTLR_UPDATE 0x016C
24 #define AGP_CNTL 0x0174
25 #define BM_STATUS 0x0160
26 #define CAP0_TRIG_CNTL 0x0950
27 #define CAP1_TRIG_CNTL 0x09c0
28 #define VIPH_CONTROL 0x0C40
29 #define VENDOR_ID 0x0F00
30 #define DEVICE_ID 0x0F02
31 #define COMMAND 0x0F04
33 #define REVISION_ID 0x0F08
34 #define REGPROG_INF 0x0F09
35 #define SUB_CLASS 0x0F0A
36 #define BASE_CODE 0x0F0B
37 #define CACHE_LINE 0x0F0C
38 #define LATENCY 0x0F0D
41 #define REG_MEM_BASE 0x0F10
42 #define REG_IO_BASE 0x0F14
43 #define REG_REG_BASE 0x0F18
44 #define ADAPTER_ID 0x0F2C
45 #define BIOS_ROM 0x0F30
46 #define CAPABILITIES_PTR 0x0F34
47 #define INTERRUPT_LINE 0x0F3C
48 #define INTERRUPT_PIN 0x0F3D
49 #define MIN_GRANT 0x0F3E
50 #define MAX_LATENCY 0x0F3F
51 #define ADAPTER_ID_W 0x0F4C
52 #define PMI_CAP_ID 0x0F50
53 #define PMI_NXT_CAP_PTR 0x0F51
54 #define PMI_PMC_REG 0x0F52
55 #define PM_STATUS 0x0F54
56 #define PMI_DATA 0x0F57
57 #define AGP_CAP_ID 0x0F58
58 #define AGP_STATUS 0x0F5C
59 #define AGP_COMMAND 0x0F60
60 #define AIC_CTRL 0x01D0
61 #define AIC_STAT 0x01D4
62 #define AIC_PT_BASE 0x01D8
63 #define AIC_LO_ADDR 0x01DC
64 #define AIC_HI_ADDR 0x01E0
65 #define AIC_TLB_ADDR 0x01E4
66 #define AIC_TLB_DATA 0x01E8
67 #define DAC_CNTL 0x0058
68 #define DAC_CNTL2 0x007c
69 #define CRTC_GEN_CNTL 0x0050
70 #define MEM_CNTL 0x0140
71 #define EXT_MEM_CNTL 0x0144
72 #define MC_AGP_LOCATION 0x014C
73 #define MEM_IO_CNTL_A0 0x0178
74 #define MEM_INIT_LATENCY_TIMER 0x0154
75 #define MEM_SDRAM_MODE_REG 0x0158
76 #define AGP_BASE 0x0170
77 #define MEM_IO_CNTL_A1 0x017C
78 #define MEM_IO_CNTL_B0 0x0180
79 #define MEM_IO_CNTL_B1 0x0184
80 #define MC_DEBUG 0x0188
81 #define MC_STATUS 0x0150
82 #define MEM_IO_OE_CNTL 0x018C
83 #define MC_FB_LOCATION 0x0148
84 #define HOST_PATH_CNTL 0x0130
85 #define MEM_VGA_WP_SEL 0x0038
86 #define MEM_VGA_RP_SEL 0x003C
87 #define HDP_DEBUG 0x0138
88 #define SW_SEMAPHORE 0x013C
89 #define CRTC2_GEN_CNTL 0x03f8
90 #define CRTC2_DISPLAY_BASE_ADDR 0x033c
91 #define SURFACE_CNTL 0x0B00
92 #define SURFACE0_LOWER_BOUND 0x0B04
93 #define SURFACE1_LOWER_BOUND 0x0B14
94 #define SURFACE2_LOWER_BOUND 0x0B24
95 #define SURFACE3_LOWER_BOUND 0x0B34
96 #define SURFACE4_LOWER_BOUND 0x0B44
97 #define SURFACE5_LOWER_BOUND 0x0B54
98 #define SURFACE6_LOWER_BOUND 0x0B64
99 #define SURFACE7_LOWER_BOUND 0x0B74
100 #define SURFACE0_UPPER_BOUND 0x0B08
101 #define SURFACE1_UPPER_BOUND 0x0B18
102 #define SURFACE2_UPPER_BOUND 0x0B28
103 #define SURFACE3_UPPER_BOUND 0x0B38
104 #define SURFACE4_UPPER_BOUND 0x0B48
105 #define SURFACE5_UPPER_BOUND 0x0B58
106 #define SURFACE6_UPPER_BOUND 0x0B68
107 #define SURFACE7_UPPER_BOUND 0x0B78
108 #define SURFACE0_INFO 0x0B0C
109 #define SURFACE1_INFO 0x0B1C
110 #define SURFACE2_INFO 0x0B2C
111 #define SURFACE3_INFO 0x0B3C
112 #define SURFACE4_INFO 0x0B4C
113 #define SURFACE5_INFO 0x0B5C
114 #define SURFACE6_INFO 0x0B6C
115 #define SURFACE7_INFO 0x0B7C
116 #define SURFACE_ACCESS_FLAGS 0x0BF8
117 #define SURFACE_ACCESS_CLR 0x0BFC
118 #define GEN_INT_CNTL 0x0040
119 #define GEN_INT_STATUS 0x0044
120 #define CRTC_EXT_CNTL 0x0054
121 #define RB3D_CNTL 0x1C3C
122 #define WAIT_UNTIL 0x1720
123 #define ISYNC_CNTL 0x1724
124 #define RBBM_GUICNTL 0x172C
125 #define RBBM_STATUS 0x0E40
126 #define RBBM_STATUS_alt_1 0x1740
127 #define RBBM_CNTL 0x00EC
128 #define RBBM_CNTL_alt_1 0x0E44
129 #define RBBM_SOFT_RESET 0x00F0
130 #define RBBM_SOFT_RESET_alt_1 0x0E48
131 #define NQWAIT_UNTIL 0x0E50
132 #define RBBM_DEBUG 0x0E6C
133 #define RBBM_CMDFIFO_ADDR 0x0E70
134 #define RBBM_CMDFIFO_DATAL 0x0E74
135 #define RBBM_CMDFIFO_DATAH 0x0E78
136 #define RBBM_CMDFIFO_STAT 0x0E7C
137 #define CRTC_STATUS 0x005C
138 #define GPIO_VGA_DDC 0x0060
139 #define GPIO_DVI_DDC 0x0064
140 #define GPIO_MONID 0x0068
141 #define GPIO_CRT2_DDC 0x006c
142 #define PALETTE_INDEX 0x00B0
143 #define PALETTE_DATA 0x00B4
144 #define PALETTE_30_DATA 0x00B8
145 #define CRTC_H_TOTAL_DISP 0x0200
146 #define CRTC_H_SYNC_STRT_WID 0x0204
147 #define CRTC_V_TOTAL_DISP 0x0208
148 #define CRTC_V_SYNC_STRT_WID 0x020C
149 #define CRTC_VLINE_CRNT_VLINE 0x0210
150 #define CRTC_CRNT_FRAME 0x0214
151 #define CRTC_GUI_TRIG_VLINE 0x0218
152 #define CRTC_DEBUG 0x021C
153 #define CRTC_OFFSET_RIGHT 0x0220
154 #define CRTC_OFFSET 0x0224
155 #define CRTC_OFFSET_CNTL 0x0228
156 #define CRTC_PITCH 0x022C
157 #define OVR_CLR 0x0230
158 #define OVR_WID_LEFT_RIGHT 0x0234
159 #define OVR_WID_TOP_BOTTOM 0x0238
160 #define DISPLAY_BASE_ADDR 0x023C
161 #define SNAPSHOT_VH_COUNTS 0x0240
162 #define SNAPSHOT_F_COUNT 0x0244
163 #define N_VIF_COUNT 0x0248
164 #define SNAPSHOT_VIF_COUNT 0x024C
165 #define FP_CRTC_H_TOTAL_DISP 0x0250
166 #define FP_CRTC_V_TOTAL_DISP 0x0254
167 #define CRT_CRTC_H_SYNC_STRT_WID 0x0258
168 #define CRT_CRTC_V_SYNC_STRT_WID 0x025C
169 #define CUR_OFFSET 0x0260
170 #define CUR_HORZ_VERT_POSN 0x0264
171 #define CUR_HORZ_VERT_OFF 0x0268
172 #define CUR_CLR0 0x026C
173 #define CUR_CLR1 0x0270
174 #define FP_HORZ_VERT_ACTIVE 0x0278
175 #define CRTC_MORE_CNTL 0x027C
176 #define DAC_EXT_CNTL 0x0280
177 #define FP_GEN_CNTL 0x0284
178 #define FP_HORZ_STRETCH 0x028C
179 #define FP_VERT_STRETCH 0x0290
180 #define FP_H_SYNC_STRT_WID 0x02C4
181 #define FP_V_SYNC_STRT_WID 0x02C8
182 #define AUX_WINDOW_HORZ_CNTL 0x02D8
183 #define AUX_WINDOW_VERT_CNTL 0x02DC
184 //#define DDA_CONFIG 0x02e0
185 //#define DDA_ON_OFF 0x02e4
186 #define DVI_I2C_CNTL_1 0x02e4
187 #define GRPH_BUFFER_CNTL 0x02F0
188 #define VGA_BUFFER_CNTL 0x02F4
189 #define OV0_Y_X_START 0x0400
190 #define OV0_Y_X_END 0x0404
191 #define OV0_PIPELINE_CNTL 0x0408
192 #define OV0_REG_LOAD_CNTL 0x0410
193 #define OV0_SCALE_CNTL 0x0420
194 #define OV0_V_INC 0x0424
195 #define OV0_P1_V_ACCUM_INIT 0x0428
196 #define OV0_P23_V_ACCUM_INIT 0x042C
197 #define OV0_P1_BLANK_LINES_AT_TOP 0x0430
198 #define OV0_P23_BLANK_LINES_AT_TOP 0x0434
199 #define OV0_BASE_ADDR 0x043C
200 #define OV0_VID_BUF0_BASE_ADRS 0x0440
201 #define OV0_VID_BUF1_BASE_ADRS 0x0444
202 #define OV0_VID_BUF2_BASE_ADRS 0x0448
203 #define OV0_VID_BUF3_BASE_ADRS 0x044C
204 #define OV0_VID_BUF4_BASE_ADRS 0x0450
205 #define OV0_VID_BUF5_BASE_ADRS 0x0454
206 #define OV0_VID_BUF_PITCH0_VALUE 0x0460
207 #define OV0_VID_BUF_PITCH1_VALUE 0x0464
208 #define OV0_AUTO_FLIP_CNTRL 0x0470
209 #define OV0_DEINTERLACE_PATTERN 0x0474
210 #define OV0_SUBMIT_HISTORY 0x0478
211 #define OV0_H_INC 0x0480
212 #define OV0_STEP_BY 0x0484
213 #define OV0_P1_H_ACCUM_INIT 0x0488
214 #define OV0_P23_H_ACCUM_INIT 0x048C
215 #define OV0_P1_X_START_END 0x0494
216 #define OV0_P2_X_START_END 0x0498
217 #define OV0_P3_X_START_END 0x049C
218 #define OV0_FILTER_CNTL 0x04A0
219 #define OV0_FOUR_TAP_COEF_0 0x04B0
220 #define OV0_FOUR_TAP_COEF_1 0x04B4
221 #define OV0_FOUR_TAP_COEF_2 0x04B8
222 #define OV0_FOUR_TAP_COEF_3 0x04BC
223 #define OV0_FOUR_TAP_COEF_4 0x04C0
224 #define OV0_FLAG_CNTRL 0x04DC
225 #define OV0_SLICE_CNTL 0x04E0
226 #define OV0_VID_KEY_CLR_LOW 0x04E4
227 #define OV0_VID_KEY_CLR_HIGH 0x04E8
228 #define OV0_GRPH_KEY_CLR_LOW 0x04EC
229 #define OV0_GRPH_KEY_CLR_HIGH 0x04F0
230 #define OV0_KEY_CNTL 0x04F4
231 #define OV0_TEST 0x04F8
232 #define SUBPIC_CNTL 0x0540
233 #define SUBPIC_DEFCOLCON 0x0544
234 #define SUBPIC_Y_X_START 0x054C
235 #define SUBPIC_Y_X_END 0x0550
236 #define SUBPIC_V_INC 0x0554
237 #define SUBPIC_H_INC 0x0558
238 #define SUBPIC_BUF0_OFFSET 0x055C
239 #define SUBPIC_BUF1_OFFSET 0x0560
240 #define SUBPIC_LC0_OFFSET 0x0564
241 #define SUBPIC_LC1_OFFSET 0x0568
242 #define SUBPIC_PITCH 0x056C
243 #define SUBPIC_BTN_HLI_COLCON 0x0570
244 #define SUBPIC_BTN_HLI_Y_X_START 0x0574
245 #define SUBPIC_BTN_HLI_Y_X_END 0x0578
246 #define SUBPIC_PALETTE_INDEX 0x057C
247 #define SUBPIC_PALETTE_DATA 0x0580
248 #define SUBPIC_H_ACCUM_INIT 0x0584
249 #define SUBPIC_V_ACCUM_INIT 0x0588
250 #define DISP_MISC_CNTL 0x0D00
251 #define DAC_MACRO_CNTL 0x0D04
252 #define DISP_PWR_MAN 0x0D08
253 #define DISP_TEST_DEBUG_CNTL 0x0D10
254 #define DISP_HW_DEBUG 0x0D14
255 #define DAC_CRC_SIG1 0x0D18
256 #define DAC_CRC_SIG2 0x0D1C
257 #define OV0_LIN_TRANS_A 0x0D20
258 #define OV0_LIN_TRANS_B 0x0D24
259 #define OV0_LIN_TRANS_C 0x0D28
260 #define OV0_LIN_TRANS_D 0x0D2C
261 #define OV0_LIN_TRANS_E 0x0D30
262 #define OV0_LIN_TRANS_F 0x0D34
263 #define OV0_GAMMA_0_F 0x0D40
264 #define OV0_GAMMA_10_1F 0x0D44
265 #define OV0_GAMMA_20_3F 0x0D48
266 #define OV0_GAMMA_40_7F 0x0D4C
267 #define OV0_GAMMA_380_3BF 0x0D50
268 #define OV0_GAMMA_3C0_3FF 0x0D54
269 #define DISP_MERGE_CNTL 0x0D60
270 #define DISP_OUTPUT_CNTL 0x0D64
271 #define DISP_LIN_TRANS_GRPH_A 0x0D80
272 #define DISP_LIN_TRANS_GRPH_B 0x0D84
273 #define DISP_LIN_TRANS_GRPH_C 0x0D88
274 #define DISP_LIN_TRANS_GRPH_D 0x0D8C
275 #define DISP_LIN_TRANS_GRPH_E 0x0D90
276 #define DISP_LIN_TRANS_GRPH_F 0x0D94
277 #define DISP_LIN_TRANS_VID_A 0x0D98
278 #define DISP_LIN_TRANS_VID_B 0x0D9C
279 #define DISP_LIN_TRANS_VID_C 0x0DA0
280 #define DISP_LIN_TRANS_VID_D 0x0DA4
281 #define DISP_LIN_TRANS_VID_E 0x0DA8
282 #define DISP_LIN_TRANS_VID_F 0x0DAC
283 #define RMX_HORZ_FILTER_0TAP_COEF 0x0DB0
284 #define RMX_HORZ_FILTER_1TAP_COEF 0x0DB4
285 #define RMX_HORZ_FILTER_2TAP_COEF 0x0DB8
286 #define RMX_HORZ_PHASE 0x0DBC
287 #define DAC_EMBEDDED_SYNC_CNTL 0x0DC0
288 #define DAC_BROAD_PULSE 0x0DC4
289 #define DAC_SKEW_CLKS 0x0DC8
290 #define DAC_INCR 0x0DCC
291 #define DAC_NEG_SYNC_LEVEL 0x0DD0
292 #define DAC_POS_SYNC_LEVEL 0x0DD4
293 #define DAC_BLANK_LEVEL 0x0DD8
294 #define CLOCK_CNTL_INDEX 0x0008
295 #define CLOCK_CNTL_DATA 0x000C
296 #define CP_RB_CNTL 0x0704
297 #define CP_RB_BASE 0x0700
298 #define CP_RB_RPTR_ADDR 0x070C
299 #define CP_RB_RPTR 0x0710
300 #define CP_RB_WPTR 0x0714
301 #define CP_RB_WPTR_DELAY 0x0718
302 #define CP_IB_BASE 0x0738
303 #define CP_IB_BUFSZ 0x073C
304 #define SCRATCH_REG0 0x15E0
305 #define GUI_SCRATCH_REG0 0x15E0
306 #define SCRATCH_REG1 0x15E4
307 #define GUI_SCRATCH_REG1 0x15E4
308 #define SCRATCH_REG2 0x15E8
309 #define GUI_SCRATCH_REG2 0x15E8
310 #define SCRATCH_REG3 0x15EC
311 #define GUI_SCRATCH_REG3 0x15EC
312 #define SCRATCH_REG4 0x15F0
313 #define GUI_SCRATCH_REG4 0x15F0
314 #define SCRATCH_REG5 0x15F4
315 #define GUI_SCRATCH_REG5 0x15F4
316 #define SCRATCH_UMSK 0x0770
317 #define SCRATCH_ADDR 0x0774
318 #define DP_BRUSH_FRGD_CLR 0x147C
319 #define DP_BRUSH_BKGD_CLR 0x1478
320 #define DST_LINE_START 0x1600
321 #define DST_LINE_END 0x1604
322 #define SRC_OFFSET 0x15AC
323 #define SRC_PITCH 0x15B0
324 #define SRC_TILE 0x1704
325 #define SRC_PITCH_OFFSET 0x1428
328 #define SRC_X_Y 0x1590
329 #define SRC_Y_X 0x1434
330 #define DST_Y_X 0x1438
331 #define DST_WIDTH_HEIGHT 0x1598
332 #define DST_HEIGHT_WIDTH 0x143c
333 #define DST_OFFSET 0x1404
334 #define SRC_CLUT_ADDRESS 0x1780
335 #define SRC_CLUT_DATA 0x1784
336 #define SRC_CLUT_DATA_RD 0x1788
337 #define HOST_DATA0 0x17C0
338 #define HOST_DATA1 0x17C4
339 #define HOST_DATA2 0x17C8
340 #define HOST_DATA3 0x17CC
341 #define HOST_DATA4 0x17D0
342 #define HOST_DATA5 0x17D4
343 #define HOST_DATA6 0x17D8
344 #define HOST_DATA7 0x17DC
345 #define HOST_DATA_LAST 0x17E0
346 #define DP_SRC_ENDIAN 0x15D4
347 #define DP_SRC_FRGD_CLR 0x15D8
348 #define DP_SRC_BKGD_CLR 0x15DC
349 #define SC_LEFT 0x1640
350 #define SC_RIGHT 0x1644
351 #define SC_TOP 0x1648
352 #define SC_BOTTOM 0x164C
353 #define SRC_SC_RIGHT 0x1654
354 #define SRC_SC_BOTTOM 0x165C
355 #define DP_CNTL 0x16C0
356 #define DP_CNTL_XDIR_YDIR_YMAJOR 0x16D0
357 #define DP_DATATYPE 0x16C4
358 #define DP_MIX 0x16C8
359 #define DP_WRITE_MSK 0x16CC
360 #define DP_XOP 0x17F8
361 #define CLR_CMP_CLR_SRC 0x15C4
362 #define CLR_CMP_CLR_DST 0x15C8
363 #define CLR_CMP_CNTL 0x15C0
364 #define CLR_CMP_MSK 0x15CC
365 #define DSTCACHE_MODE 0x1710
366 #define DSTCACHE_CTLSTAT 0x1714
367 #define DEFAULT_PITCH_OFFSET 0x16E0
368 #define DEFAULT_SC_BOTTOM_RIGHT 0x16E8
369 #define DEFAULT_SC_TOP_LEFT 0x16EC
370 #define SRC_PITCH_OFFSET 0x1428
371 #define DST_PITCH_OFFSET 0x142C
372 #define DP_GUI_MASTER_CNTL 0x146C
373 #define SC_TOP_LEFT 0x16EC
374 #define SC_BOTTOM_RIGHT 0x16F0
375 #define SRC_SC_BOTTOM_RIGHT 0x16F4
376 #define RB2D_DSTCACHE_MODE 0x3428
377 #define RB2D_DSTCACHE_CTLSTAT 0x342C
378 #define LVDS_GEN_CNTL 0x02d0
379 #define LVDS_PLL_CNTL 0x02d4
380 #define FP2_GEN_CNTL 0x0288
381 #define TMDS_CNTL 0x0294
382 #define TMDS_CRC 0x02a0
383 #define TMDS_TRANSMITTER_CNTL 0x02a4
384 #define MPP_TB_CONFIG 0x01c0
386 //#define BASE_CODE 0x0f0b
387 #define BIOS_0_SCRATCH 0x0010
388 #define BIOS_1_SCRATCH 0x0014
389 #define BIOS_2_SCRATCH 0x0018
390 #define BIOS_3_SCRATCH 0x001c
391 #define BIOS_4_SCRATCH 0x0020
392 #define BIOS_5_SCRATCH 0x0024
393 #define BIOS_6_SCRATCH 0x0028
394 #define BIOS_7_SCRATCH 0x002c
396 #define HDP_SOFT_RESET (1 << 26)
398 #define TV_DAC_CNTL 0x088c
399 #define GPIOPAD_MASK 0x0198
400 #define GPIOPAD_A 0x019c
401 #define GPIOPAD_EN 0x01a0
402 #define GPIOPAD_Y 0x01a4
403 #define ZV_LCDPAD_MASK 0x01a8
404 #define ZV_LCDPAD_A 0x01ac
405 #define ZV_LCDPAD_EN 0x01b0
406 #define ZV_LCDPAD_Y 0x01b4
409 #define CLK_PIN_CNTL 0x0001
410 #define PPLL_CNTL 0x0002
411 #define PPLL_REF_DIV 0x0003
412 #define PPLL_DIV_0 0x0004
413 #define PPLL_DIV_1 0x0005
414 #define PPLL_DIV_2 0x0006
415 #define PPLL_DIV_3 0x0007
416 #define VCLK_ECP_CNTL 0x0008
417 #define HTOTAL_CNTL 0x0009
418 #define X_MPLL_REF_FB_DIV 0x000a
419 #define AGP_PLL_CNTL 0x000b
420 #define SPLL_CNTL 0x000c
421 #define SCLK_CNTL 0x000d
422 #define MPLL_CNTL 0x000e
423 #define MDLL_CKO 0x000f
424 #define MDLL_RDCKA 0x0010
425 #define MCLK_CNTL 0x0012
426 #define AGP_PLL_CNTL 0x000b
427 #define PLL_TEST_CNTL 0x0013
428 #define CLK_PWRMGT_CNTL 0x0014
429 #define PLL_PWRMGT_CNTL 0x0015
430 #define MCLK_MISC 0x001f
431 #define P2PLL_CNTL 0x002a
432 #define P2PLL_REF_DIV 0x002b
433 #define PIXCLKS_CNTL 0x002d
434 #define SCLK_MORE_CNTL 0x0035
436 /* MCLK_CNTL bit constants */
437 #define FORCEON_MCLKA (1 << 16)
438 #define FORCEON_MCLKB (1 << 17)
439 #define FORCEON_YCLKA (1 << 18)
440 #define FORCEON_YCLKB (1 << 19)
441 #define FORCEON_MC (1 << 20)
442 #define FORCEON_AIC (1 << 21)
444 /* SCLK_CNTL bit constants */
445 #define DYN_STOP_LAT_MASK 0x00007ff8
446 #define CP_MAX_DYN_STOP_LAT 0x0008
447 #define SCLK_FORCEON_MASK 0xffff8000
449 /* SCLK_MORE_CNTL bit constants */
450 #define SCLK_MORE_FORCEON 0x0700
452 /* BUS_CNTL bit constants */
453 #define BUS_DBL_RESYNC 0x00000001
454 #define BUS_MSTR_RESET 0x00000002
455 #define BUS_FLUSH_BUF 0x00000004
456 #define BUS_STOP_REQ_DIS 0x00000008
457 #define BUS_ROTATION_DIS 0x00000010
458 #define BUS_MASTER_DIS 0x00000040
459 #define BUS_ROM_WRT_EN 0x00000080
460 #define BUS_DIS_ROM 0x00001000
461 #define BUS_PCI_READ_RETRY_EN 0x00002000
462 #define BUS_AGP_AD_STEPPING_EN 0x00004000
463 #define BUS_PCI_WRT_RETRY_EN 0x00008000
464 #define BUS_MSTR_RD_MULT 0x00100000
465 #define BUS_MSTR_RD_LINE 0x00200000
466 #define BUS_SUSPEND 0x00400000
467 #define LAT_16X 0x00800000
468 #define BUS_RD_DISCARD_EN 0x01000000
469 #define BUS_RD_ABORT_EN 0x02000000
470 #define BUS_MSTR_WS 0x04000000
471 #define BUS_PARKING_DIS 0x08000000
472 #define BUS_MSTR_DISCONNECT_EN 0x10000000
473 #define BUS_WRT_BURST 0x20000000
474 #define BUS_READ_BURST 0x40000000
475 #define BUS_RDY_READ_DLY 0x80000000
478 #define PIX2CLK_SRC_SEL_MASK 0x03
479 #define PIX2CLK_SRC_SEL_CPUCLK 0x00
480 #define PIX2CLK_SRC_SEL_PSCANCLK 0x01
481 #define PIX2CLK_SRC_SEL_BYTECLK 0x02
482 #define PIX2CLK_SRC_SEL_P2PLLCLK 0x03
483 #define PIX2CLK_ALWAYS_ONb (1<<6)
484 #define PIX2CLK_DAC_ALWAYS_ONb (1<<7)
485 #define PIXCLK_TV_SRC_SEL (1 << 8)
486 #define PIXCLK_LVDS_ALWAYS_ONb (1 << 14)
487 #define PIXCLK_TMDS_ALWAYS_ONb (1 << 15)
490 /* CLOCK_CNTL_INDEX bit constants */
491 #define PLL_WR_EN 0x00000080
493 /* CONFIG_CNTL bit constants */
494 #define CFG_VGA_RAM_EN 0x00000100
495 #define CFG_ATI_REV_ID_MASK (0xf << 16)
496 #define CFG_ATI_REV_A11 (0 << 16)
498 /* CRTC_EXT_CNTL bit constants */
499 #define VGA_ATI_LINEAR 0x00000008
500 #define VGA_128KAP_PAGING 0x00000010
501 #define XCRT_CNT_EN (1 << 6)
502 #define CRTC_HSYNC_DIS (1 << 8)
503 #define CRTC_VSYNC_DIS (1 << 9)
504 #define CRTC_DISPLAY_DIS (1 << 10)
505 #define CRTC_CRT_ON (1 << 15)
508 /* DSTCACHE_CTLSTAT bit constants */
509 #define RB2D_DC_FLUSH (3 << 0)
510 #define RB2D_DC_FLUSH_ALL 0xf
511 #define RB2D_DC_BUSY (1 << 31)
514 /* CRTC_GEN_CNTL bit constants */
515 #define CRTC_DBL_SCAN_EN 0x00000001
516 #define CRTC_CUR_EN 0x00010000
517 #define CRTC_INTERLACE_EN (1 << 1)
518 #define CRTC_BYPASS_LUT_EN (1 << 14)
519 #define CRTC_EXT_DISP_EN (1 << 24)
520 #define CRTC_EN (1 << 25)
521 #define CRTC_DISP_REQ_EN_B (1 << 26)
523 /* CRTC_STATUS bit constants */
524 #define CRTC_VBLANK 0x00000001
526 /* CRTC2_GEN_CNTL bit constants */
527 #define CRT2_ON (1 << 7)
528 #define CRTC2_DISPLAY_DIS (1 << 23)
529 #define CRTC2_EN (1 << 25)
530 #define CRTC2_DISP_REQ_EN_B (1 << 26)
532 /* CUR_OFFSET, CUR_HORZ_VERT_POSN, CUR_HORZ_VERT_OFF bit constants */
533 #define CUR_LOCK 0x80000000
535 /* GPIO bit constants */
536 #define GPIO_A_0 (1 << 0)
537 #define GPIO_A_1 (1 << 1)
538 #define GPIO_Y_0 (1 << 8)
539 #define GPIO_Y_1 (1 << 9)
540 #define GPIO_EN_0 (1 << 16)
541 #define GPIO_EN_1 (1 << 17)
542 #define GPIO_MASK_0 (1 << 24)
543 #define GPIO_MASK_1 (1 << 25)
544 #define VGA_DDC_DATA_OUTPUT GPIO_A_0
545 #define VGA_DDC_CLK_OUTPUT GPIO_A_1
546 #define VGA_DDC_DATA_INPUT GPIO_Y_0
547 #define VGA_DDC_CLK_INPUT GPIO_Y_1
548 #define VGA_DDC_DATA_OUT_EN GPIO_EN_0
549 #define VGA_DDC_CLK_OUT_EN GPIO_EN_1
552 /* FP bit constants */
553 #define FP_CRTC_H_TOTAL_MASK 0x000003ff
554 #define FP_CRTC_H_DISP_MASK 0x01ff0000
555 #define FP_CRTC_V_TOTAL_MASK 0x00000fff
556 #define FP_CRTC_V_DISP_MASK 0x0fff0000
557 #define FP_H_SYNC_STRT_CHAR_MASK 0x00001ff8
558 #define FP_H_SYNC_WID_MASK 0x003f0000
559 #define FP_V_SYNC_STRT_MASK 0x00000fff
560 #define FP_V_SYNC_WID_MASK 0x001f0000
561 #define FP_CRTC_H_TOTAL_SHIFT 0x00000000
562 #define FP_CRTC_H_DISP_SHIFT 0x00000010
563 #define FP_CRTC_V_TOTAL_SHIFT 0x00000000
564 #define FP_CRTC_V_DISP_SHIFT 0x00000010
565 #define FP_H_SYNC_STRT_CHAR_SHIFT 0x00000003
566 #define FP_H_SYNC_WID_SHIFT 0x00000010
567 #define FP_V_SYNC_STRT_SHIFT 0x00000000
568 #define FP_V_SYNC_WID_SHIFT 0x00000010
570 /* FP_GEN_CNTL bit constants */
571 #define FP_FPON (1 << 0)
572 #define FP_TMDS_EN (1 << 2)
573 #define FP_EN_TMDS (1 << 7)
574 #define FP_DETECT_SENSE (1 << 8)
575 #define FP_SEL_CRTC2 (1 << 13)
576 #define FP_CRTC_DONT_SHADOW_HPAR (1 << 15)
577 #define FP_CRTC_DONT_SHADOW_VPAR (1 << 16)
578 #define FP_CRTC_DONT_SHADOW_HEND (1 << 17)
579 #define FP_CRTC_USE_SHADOW_VEND (1 << 18)
580 #define FP_RMX_HVSYNC_CONTROL_EN (1 << 20)
581 #define FP_DFP_SYNC_SEL (1 << 21)
582 #define FP_CRTC_LOCK_8DOT (1 << 22)
583 #define FP_CRT_SYNC_SEL (1 << 23)
584 #define FP_USE_SHADOW_EN (1 << 24)
585 #define FP_CRT_SYNC_ALT (1 << 26)
587 /* FP2_GEN_CNTL bit constants */
588 #define FP2_BLANK_EN (1 << 1)
589 #define FP2_ON (1 << 2)
590 #define FP2_PANEL_FORMAT (1 << 3)
591 #define FP2_SOURCE_SEL_MASK (3 << 10)
592 #define FP2_SOURCE_SEL_CRTC2 (1 << 10)
593 #define FP2_SRC_SEL_MASK (3 << 13)
594 #define FP2_SRC_SEL_CRTC2 (1 << 13)
595 #define FP2_FP_POL (1 << 16)
596 #define FP2_LP_POL (1 << 17)
597 #define FP2_SCK_POL (1 << 18)
598 #define FP2_LCD_CNTL_MASK (7 << 19)
599 #define FP2_PAD_FLOP_EN (1 << 22)
600 #define FP2_CRC_EN (1 << 23)
601 #define FP2_CRC_READ_EN (1 << 24)
602 #define FP2_DV0_EN (1 << 25)
603 #define FP2_DV0_RATE_SEL_SDR (1 << 26)
606 /* LVDS_GEN_CNTL bit constants */
607 #define LVDS_ON (1 << 0)
608 #define LVDS_DISPLAY_DIS (1 << 1)
609 #define LVDS_PANEL_TYPE (1 << 2)
610 #define LVDS_PANEL_FORMAT (1 << 3)
611 #define LVDS_EN (1 << 7)
612 #define LVDS_BL_MOD_LEVEL_MASK 0x0000ff00
613 #define LVDS_BL_MOD_LEVEL_SHIFT 8
614 #define LVDS_BL_MOD_EN (1 << 16)
615 #define LVDS_DIGON (1 << 18)
616 #define LVDS_BLON (1 << 19)
617 #define LVDS_SEL_CRTC2 (1 << 23)
618 #define LVDS_STATE_MASK \
619 (LVDS_ON | LVDS_DISPLAY_DIS | LVDS_BL_MOD_LEVEL_MASK | \
620 LVDS_EN | LVDS_DIGON | LVDS_BLON)
622 /* LVDS_PLL_CNTL bit constatns */
623 #define HSYNC_DELAY_SHIFT 0x1c
624 #define HSYNC_DELAY_MASK (0xf << 0x1c)
626 /* TMDS_TRANSMITTER_CNTL bit constants */
627 #define TMDS_PLL_EN (1 << 0)
628 #define TMDS_PLLRST (1 << 1)
629 #define TMDS_RAN_PAT_RST (1 << 7)
630 #define TMDS_ICHCSEL (1 << 28)
632 /* FP_HORZ_STRETCH bit constants */
633 #define HORZ_STRETCH_RATIO_MASK 0xffff
634 #define HORZ_STRETCH_RATIO_MAX 4096
635 #define HORZ_PANEL_SIZE (0x1ff << 16)
636 #define HORZ_PANEL_SHIFT 16
637 #define HORZ_STRETCH_PIXREP (0 << 25)
638 #define HORZ_STRETCH_BLEND (1 << 26)
639 #define HORZ_STRETCH_ENABLE (1 << 25)
640 #define HORZ_AUTO_RATIO (1 << 27)
641 #define HORZ_FP_LOOP_STRETCH (0x7 << 28)
642 #define HORZ_AUTO_RATIO_INC (1 << 31)
645 /* FP_VERT_STRETCH bit constants */
646 #define VERT_STRETCH_RATIO_MASK 0xfff
647 #define VERT_STRETCH_RATIO_MAX 4096
648 #define VERT_PANEL_SIZE (0xfff << 12)
649 #define VERT_PANEL_SHIFT 12
650 #define VERT_STRETCH_LINREP (0 << 26)
651 #define VERT_STRETCH_BLEND (1 << 26)
652 #define VERT_STRETCH_ENABLE (1 << 25)
653 #define VERT_AUTO_RATIO_EN (1 << 27)
654 #define VERT_FP_LOOP_STRETCH (0x7 << 28)
655 #define VERT_STRETCH_RESERVED 0xf1000000
657 /* DAC_CNTL bit constants */
658 #define DAC_8BIT_EN 0x00000100
659 #define DAC_4BPP_PIX_ORDER 0x00000200
660 #define DAC_CRC_EN 0x00080000
661 #define DAC_MASK_ALL (0xff << 24)
662 #define DAC_PDWN (1 << 15)
663 #define DAC_EXPAND_MODE (1 << 14)
664 #define DAC_VGA_ADR_EN (1 << 13)
665 #define DAC_RANGE_CNTL (3 << 0)
666 #define DAC_RANGE_CNTL_MASK 0x03
667 #define DAC_BLANKING (1 << 2)
668 #define DAC_CMP_EN (1 << 3)
669 #define DAC_CMP_OUTPUT (1 << 7)
671 /* DAC_CNTL2 bit constants */
672 #define DAC2_CMP_EN (1 << 7)
673 #define DAC2_PALETTE_ACCESS_CNTL (1 << 5)
675 /* DAC_EXT_CNTL bit constants */
676 #define DAC_FORCE_BLANK_OFF_EN (1 << 4)
677 #define DAC_FORCE_DATA_EN (1 << 5)
678 #define DAC_FORCE_DATA_SEL_MASK (3 << 6)
679 #define DAC_FORCE_DATA_MASK 0x0003ff00
680 #define DAC_FORCE_DATA_SHIFT 8
682 /* GEN_RESET_CNTL bit constants */
683 #define SOFT_RESET_GUI 0x00000001
684 #define SOFT_RESET_VCLK 0x00000100
685 #define SOFT_RESET_PCLK 0x00000200
686 #define SOFT_RESET_ECP 0x00000400
687 #define SOFT_RESET_DISPENG_XCLK 0x00000800
689 /* MEM_CNTL bit constants */
690 #define MEM_CTLR_STATUS_IDLE 0x00000000
691 #define MEM_CTLR_STATUS_BUSY 0x00100000
692 #define MEM_SEQNCR_STATUS_IDLE 0x00000000
693 #define MEM_SEQNCR_STATUS_BUSY 0x00200000
694 #define MEM_ARBITER_STATUS_IDLE 0x00000000
695 #define MEM_ARBITER_STATUS_BUSY 0x00400000
696 #define MEM_REQ_UNLOCK 0x00000000
697 #define MEM_REQ_LOCK 0x00800000
700 /* RBBM_SOFT_RESET bit constants */
701 #define SOFT_RESET_CP (1 << 0)
702 #define SOFT_RESET_HI (1 << 1)
703 #define SOFT_RESET_SE (1 << 2)
704 #define SOFT_RESET_RE (1 << 3)
705 #define SOFT_RESET_PP (1 << 4)
706 #define SOFT_RESET_E2 (1 << 5)
707 #define SOFT_RESET_RB (1 << 6)
708 #define SOFT_RESET_HDP (1 << 7)
710 /* SURFACE_CNTL bit consants */
711 #define SURF_TRANSLATION_DIS (1 << 8)
712 #define NONSURF_AP0_SWP_16BPP (1 << 20)
713 #define NONSURF_AP0_SWP_32BPP (1 << 21)
714 #define NONSURF_AP1_SWP_16BPP (1 << 22)
715 #define NONSURF_AP1_SWP_32BPP (1 << 23)
717 /* DEFAULT_SC_BOTTOM_RIGHT bit constants */
718 #define DEFAULT_SC_RIGHT_MAX (0x1fff << 0)
719 #define DEFAULT_SC_BOTTOM_MAX (0x1fff << 16)
721 /* MM_INDEX bit constants */
722 #define MM_APER 0x80000000
724 /* CLR_CMP_CNTL bit constants */
725 #define COMPARE_SRC_FALSE 0x00000000
726 #define COMPARE_SRC_TRUE 0x00000001
727 #define COMPARE_SRC_NOT_EQUAL 0x00000004
728 #define COMPARE_SRC_EQUAL 0x00000005
729 #define COMPARE_SRC_EQUAL_FLIP 0x00000007
730 #define COMPARE_DST_FALSE 0x00000000
731 #define COMPARE_DST_TRUE 0x00000100
732 #define COMPARE_DST_NOT_EQUAL 0x00000400
733 #define COMPARE_DST_EQUAL 0x00000500
734 #define COMPARE_DESTINATION 0x00000000
735 #define COMPARE_SOURCE 0x01000000
736 #define COMPARE_SRC_AND_DST 0x02000000
739 /* DP_CNTL bit constants */
740 #define DST_X_RIGHT_TO_LEFT 0x00000000
741 #define DST_X_LEFT_TO_RIGHT 0x00000001
742 #define DST_Y_BOTTOM_TO_TOP 0x00000000
743 #define DST_Y_TOP_TO_BOTTOM 0x00000002
744 #define DST_X_MAJOR 0x00000000
745 #define DST_Y_MAJOR 0x00000004
746 #define DST_X_TILE 0x00000008
747 #define DST_Y_TILE 0x00000010
748 #define DST_LAST_PEL 0x00000020
749 #define DST_TRAIL_X_RIGHT_TO_LEFT 0x00000000
750 #define DST_TRAIL_X_LEFT_TO_RIGHT 0x00000040
751 #define DST_TRAP_FILL_RIGHT_TO_LEFT 0x00000000
752 #define DST_TRAP_FILL_LEFT_TO_RIGHT 0x00000080
753 #define DST_BRES_SIGN 0x00000100
754 #define DST_HOST_BIG_ENDIAN_EN 0x00000200
755 #define DST_POLYLINE_NONLAST 0x00008000
756 #define DST_RASTER_STALL 0x00010000
757 #define DST_POLY_EDGE 0x00040000
760 /* DP_CNTL_YDIR_XDIR_YMAJOR bit constants (short version of DP_CNTL) */
761 #define DST_X_MAJOR_S 0x00000000
762 #define DST_Y_MAJOR_S 0x00000001
763 #define DST_Y_BOTTOM_TO_TOP_S 0x00000000
764 #define DST_Y_TOP_TO_BOTTOM_S 0x00008000
765 #define DST_X_RIGHT_TO_LEFT_S 0x00000000
766 #define DST_X_LEFT_TO_RIGHT_S 0x80000000
769 /* DP_DATATYPE bit constants */
770 #define DST_8BPP 0x00000002
771 #define DST_15BPP 0x00000003
772 #define DST_16BPP 0x00000004
773 #define DST_24BPP 0x00000005
774 #define DST_32BPP 0x00000006
775 #define DST_8BPP_RGB332 0x00000007
776 #define DST_8BPP_Y8 0x00000008
777 #define DST_8BPP_RGB8 0x00000009
778 #define DST_16BPP_VYUY422 0x0000000b
779 #define DST_16BPP_YVYU422 0x0000000c
780 #define DST_32BPP_AYUV444 0x0000000e
781 #define DST_16BPP_ARGB4444 0x0000000f
782 #define BRUSH_SOLIDCOLOR 0x00000d00
783 #define SRC_MONO 0x00000000
784 #define SRC_MONO_LBKGD 0x00010000
785 #define SRC_DSTCOLOR 0x00030000
786 #define BYTE_ORDER_MSB_TO_LSB 0x00000000
787 #define BYTE_ORDER_LSB_TO_MSB 0x40000000
788 #define DP_CONVERSION_TEMP 0x80000000
789 #define HOST_BIG_ENDIAN_EN (1 << 29)
792 /* DP_GUI_MASTER_CNTL bit constants */
793 #define GMC_SRC_PITCH_OFFSET_DEFAULT 0x00000000
794 #define GMC_SRC_PITCH_OFFSET_LEAVE 0x00000001
795 #define GMC_DST_PITCH_OFFSET_DEFAULT 0x00000000
796 #define GMC_DST_PITCH_OFFSET_LEAVE 0x00000002
797 #define GMC_SRC_CLIP_DEFAULT 0x00000000
798 #define GMC_SRC_CLIP_LEAVE 0x00000004
799 #define GMC_DST_CLIP_DEFAULT 0x00000000
800 #define GMC_DST_CLIP_LEAVE 0x00000008
801 #define GMC_BRUSH_8x8MONO 0x00000000
802 #define GMC_BRUSH_8x8MONO_LBKGD 0x00000010
803 #define GMC_BRUSH_8x1MONO 0x00000020
804 #define GMC_BRUSH_8x1MONO_LBKGD 0x00000030
805 #define GMC_BRUSH_1x8MONO 0x00000040
806 #define GMC_BRUSH_1x8MONO_LBKGD 0x00000050
807 #define GMC_BRUSH_32x1MONO 0x00000060
808 #define GMC_BRUSH_32x1MONO_LBKGD 0x00000070
809 #define GMC_BRUSH_32x32MONO 0x00000080
810 #define GMC_BRUSH_32x32MONO_LBKGD 0x00000090
811 #define GMC_BRUSH_8x8COLOR 0x000000a0
812 #define GMC_BRUSH_8x1COLOR 0x000000b0
813 #define GMC_BRUSH_1x8COLOR 0x000000c0
814 #define GMC_BRUSH_SOLID_COLOR 0x000000d0
815 #define GMC_DST_8BPP 0x00000200
816 #define GMC_DST_15BPP 0x00000300
817 #define GMC_DST_16BPP 0x00000400
818 #define GMC_DST_24BPP 0x00000500
819 #define GMC_DST_32BPP 0x00000600
820 #define GMC_DST_8BPP_RGB332 0x00000700
821 #define GMC_DST_8BPP_Y8 0x00000800
822 #define GMC_DST_8BPP_RGB8 0x00000900
823 #define GMC_DST_16BPP_VYUY422 0x00000b00
824 #define GMC_DST_16BPP_YVYU422 0x00000c00
825 #define GMC_DST_32BPP_AYUV444 0x00000e00
826 #define GMC_DST_16BPP_ARGB4444 0x00000f00
827 #define GMC_SRC_MONO 0x00000000
828 #define GMC_SRC_MONO_LBKGD 0x00001000
829 #define GMC_SRC_DSTCOLOR 0x00003000
830 #define GMC_BYTE_ORDER_MSB_TO_LSB 0x00000000
831 #define GMC_BYTE_ORDER_LSB_TO_MSB 0x00004000
832 #define GMC_DP_CONVERSION_TEMP_9300 0x00008000
833 #define GMC_DP_CONVERSION_TEMP_6500 0x00000000
834 #define GMC_DP_SRC_RECT 0x02000000
835 #define GMC_DP_SRC_HOST 0x03000000
836 #define GMC_DP_SRC_HOST_BYTEALIGN 0x04000000
837 #define GMC_3D_FCN_EN_CLR 0x00000000
838 #define GMC_3D_FCN_EN_SET 0x08000000
839 #define GMC_DST_CLR_CMP_FCN_LEAVE 0x00000000
840 #define GMC_DST_CLR_CMP_FCN_CLEAR 0x10000000
841 #define GMC_AUX_CLIP_LEAVE 0x00000000
842 #define GMC_AUX_CLIP_CLEAR 0x20000000
843 #define GMC_WRITE_MASK_LEAVE 0x00000000
844 #define GMC_WRITE_MASK_SET 0x40000000
845 #define GMC_CLR_CMP_CNTL_DIS (1 << 28)
846 #define GMC_SRC_DATATYPE_COLOR (3 << 12)
847 #define ROP3_S 0x00cc0000
848 #define ROP3_SRCCOPY 0x00cc0000
849 #define ROP3_P 0x00f00000
850 #define ROP3_PATCOPY 0x00f00000
851 #define DP_SRC_SOURCE_MASK (7 << 24)
852 #define GMC_BRUSH_NONE (15 << 4)
853 #define DP_SRC_SOURCE_MEMORY (2 << 24)
854 #define GMC_BRUSH_SOLIDCOLOR 0x000000d0
856 /* DP_MIX bit constants */
857 #define DP_SRC_RECT 0x00000200
858 #define DP_SRC_HOST 0x00000300
859 #define DP_SRC_HOST_BYTEALIGN 0x00000400
861 /* MPLL_CNTL bit constants */
862 #define MPLL_RESET 0x00000001
864 /* MDLL_CKO bit constants */
865 #define MCKOA_SLEEP 0x00000001
866 #define MCKOA_RESET 0x00000002
867 #define MCKOA_REF_SKEW_MASK 0x00000700
868 #define MCKOA_FB_SKEW_MASK 0x00007000
870 /* MDLL_RDCKA bit constants */
871 #define MRDCKA0_SLEEP 0x00000001
872 #define MRDCKA0_RESET 0x00000002
873 #define MRDCKA1_SLEEP 0x00010000
874 #define MRDCKA1_RESET 0x00020000
876 /* VCLK_ECP_CNTL constants */
877 #define VCLK_SRC_SEL_MASK 0x03
878 #define VCLK_SRC_SEL_CPUCLK 0x00
879 #define VCLK_SRC_SEL_PSCANCLK 0x01
880 #define VCLK_SRC_SEL_BYTECLK 0x02
881 #define VCLK_SRC_SEL_PPLLCLK 0x03
882 #define PIXCLK_ALWAYS_ONb 0x00000040
883 #define PIXCLK_DAC_ALWAYS_ONb 0x00000080
885 /* BUS_CNTL1 constants */
886 #define BUS_CNTL1_MOBILE_PLATFORM_SEL_MASK 0x0c000000
887 #define BUS_CNTL1_MOBILE_PLATFORM_SEL_SHIFT 26
888 #define BUS_CNTL1_AGPCLK_VALID 0x80000000
890 /* PLL_PWRMGT_CNTL constants */
891 #define PLL_PWRMGT_CNTL_SPLL_TURNOFF 0x00000002
892 #define PLL_PWRMGT_CNTL_PPLL_TURNOFF 0x00000004
893 #define PLL_PWRMGT_CNTL_P2PLL_TURNOFF 0x00000008
894 #define PLL_PWRMGT_CNTL_TVPLL_TURNOFF 0x00000010
895 #define PLL_PWRMGT_CNTL_MOBILE_SU 0x00010000
896 #define PLL_PWRMGT_CNTL_SU_SCLK_USE_BCLK 0x00020000
897 #define PLL_PWRMGT_CNTL_SU_MCLK_USE_BCLK 0x00040000
899 /* TV_DAC_CNTL constants */
900 #define TV_DAC_CNTL_BGSLEEP 0x00000040
901 #define TV_DAC_CNTL_DETECT 0x00000010
902 #define TV_DAC_CNTL_BGADJ_MASK 0x000f0000
903 #define TV_DAC_CNTL_DACADJ_MASK 0x00f00000
904 #define TV_DAC_CNTL_BGADJ__SHIFT 16
905 #define TV_DAC_CNTL_DACADJ__SHIFT 20
906 #define TV_DAC_CNTL_RDACPD 0x01000000
907 #define TV_DAC_CNTL_GDACPD 0x02000000
908 #define TV_DAC_CNTL_BDACPD 0x04000000
910 /* DISP_MISC_CNTL constants */
911 #define DISP_MISC_CNTL_SOFT_RESET_GRPH_PP (1 << 0)
912 #define DISP_MISC_CNTL_SOFT_RESET_SUBPIC_PP (1 << 1)
913 #define DISP_MISC_CNTL_SOFT_RESET_OV0_PP (1 << 2)
914 #define DISP_MISC_CNTL_SOFT_RESET_GRPH_SCLK (1 << 4)
915 #define DISP_MISC_CNTL_SOFT_RESET_SUBPIC_SCLK (1 << 5)
916 #define DISP_MISC_CNTL_SOFT_RESET_OV0_SCLK (1 << 6)
917 #define DISP_MISC_CNTL_SOFT_RESET_GRPH2_PP (1 << 12)
918 #define DISP_MISC_CNTL_SOFT_RESET_GRPH2_SCLK (1 << 15)
919 #define DISP_MISC_CNTL_SOFT_RESET_LVDS (1 << 16)
920 #define DISP_MISC_CNTL_SOFT_RESET_TMDS (1 << 17)
921 #define DISP_MISC_CNTL_SOFT_RESET_DIG_TMDS (1 << 18)
922 #define DISP_MISC_CNTL_SOFT_RESET_TV (1 << 19)
924 /* DISP_PWR_MAN constants */
925 #define DISP_PWR_MAN_DISP_PWR_MAN_D3_CRTC_EN (1 << 0)
926 #define DISP_PWR_MAN_DISP2_PWR_MAN_D3_CRTC2_EN (1 << 4)
927 #define DISP_PWR_MAN_DISP_D3_RST (1 << 16)
928 #define DISP_PWR_MAN_DISP_D3_REG_RST (1 << 17)
929 #define DISP_PWR_MAN_DISP_D3_GRPH_RST (1 << 18)
930 #define DISP_PWR_MAN_DISP_D3_SUBPIC_RST (1 << 19)
931 #define DISP_PWR_MAN_DISP_D3_OV0_RST (1 << 20)
932 #define DISP_PWR_MAN_DISP_D1D2_GRPH_RST (1 << 21)
933 #define DISP_PWR_MAN_DISP_D1D2_SUBPIC_RST (1 << 22)
934 #define DISP_PWR_MAN_DISP_D1D2_OV0_RST (1 << 23)
935 #define DISP_PWR_MAN_DIG_TMDS_ENABLE_RST (1 << 24)
936 #define DISP_PWR_MAN_TV_ENABLE_RST (1 << 25)
937 #define DISP_PWR_MAN_AUTO_PWRUP_EN (1 << 26)
941 #define CONFIG_MEMSIZE_MASK 0x1f000000
942 #define MEM_CFG_TYPE 0x40000000
943 #define DST_OFFSET_MASK 0x003fffff
944 #define DST_PITCH_MASK 0x3fc00000
945 #define DEFAULT_TILE_MASK 0xc0000000
946 #define PPLL_DIV_SEL_MASK 0x00000300
947 #define PPLL_RESET 0x00000001
948 #define PPLL_SLEEP 0x00000002
949 #define PPLL_ATOMIC_UPDATE_EN 0x00010000
950 #define PPLL_REF_DIV_MASK 0x000003ff
951 #define PPLL_FB3_DIV_MASK 0x000007ff
952 #define PPLL_POST3_DIV_MASK 0x00070000
953 #define PPLL_ATOMIC_UPDATE_R 0x00008000
954 #define PPLL_ATOMIC_UPDATE_W 0x00008000
955 #define PPLL_VGA_ATOMIC_UPDATE_EN 0x00020000
956 #define R300_PPLL_REF_DIV_ACC_MASK (0x3ff << 18)
957 #define R300_PPLL_REF_DIV_ACC_SHIFT 18
959 #define GUI_ACTIVE 0x80000000
962 #define MC_IND_INDEX 0x01F8
963 #define MC_IND_DATA 0x01FC
964 #define MEM_REFRESH_CNTL 0x0178
967 #define CLK_PIN_CNTL__OSC_EN_MASK 0x00000001L
968 #define CLK_PIN_CNTL__OSC_EN 0x00000001L
969 #define CLK_PIN_CNTL__XTL_LOW_GAIN_MASK 0x00000004L
970 #define CLK_PIN_CNTL__XTL_LOW_GAIN 0x00000004L
971 #define CLK_PIN_CNTL__DONT_USE_XTALIN_MASK 0x00000010L
972 #define CLK_PIN_CNTL__DONT_USE_XTALIN 0x00000010L
973 #define CLK_PIN_CNTL__SLOW_CLOCK_SOURCE_MASK 0x00000020L
974 #define CLK_PIN_CNTL__SLOW_CLOCK_SOURCE 0x00000020L
975 #define CLK_PIN_CNTL__CG_CLK_TO_OUTPIN_MASK 0x00000800L
976 #define CLK_PIN_CNTL__CG_CLK_TO_OUTPIN 0x00000800L
977 #define CLK_PIN_CNTL__CG_COUNT_UP_TO_OUTPIN_MASK 0x00001000L
978 #define CLK_PIN_CNTL__CG_COUNT_UP_TO_OUTPIN 0x00001000L
979 #define CLK_PIN_CNTL__ACCESS_REGS_IN_SUSPEND_MASK 0x00002000L
980 #define CLK_PIN_CNTL__ACCESS_REGS_IN_SUSPEND 0x00002000L
981 #define CLK_PIN_CNTL__CG_SPARE_MASK 0x00004000L
982 #define CLK_PIN_CNTL__CG_SPARE 0x00004000L
983 #define CLK_PIN_CNTL__SCLK_DYN_START_CNTL_MASK 0x00008000L
984 #define CLK_PIN_CNTL__SCLK_DYN_START_CNTL 0x00008000L
985 #define CLK_PIN_CNTL__CP_CLK_RUNNING_MASK 0x00010000L
986 #define CLK_PIN_CNTL__CP_CLK_RUNNING 0x00010000L
987 #define CLK_PIN_CNTL__CG_SPARE_RD_MASK 0x00060000L
988 #define CLK_PIN_CNTL__XTALIN_ALWAYS_ONb_MASK 0x00080000L
989 #define CLK_PIN_CNTL__XTALIN_ALWAYS_ONb 0x00080000L
990 #define CLK_PIN_CNTL__PWRSEQ_DELAY_MASK 0xff000000L
992 // CLK_PWRMGT_CNTL_M6
993 #define CLK_PWRMGT_CNTL_M6__MPLL_PWRMGT_OFF__SHIFT 0x00000000
994 #define CLK_PWRMGT_CNTL_M6__SPLL_PWRMGT_OFF__SHIFT 0x00000001
995 #define CLK_PWRMGT_CNTL_M6__PPLL_PWRMGT_OFF__SHIFT 0x00000002
996 #define CLK_PWRMGT_CNTL_M6__P2PLL_PWRMGT_OFF__SHIFT 0x00000003
997 #define CLK_PWRMGT_CNTL_M6__MCLK_TURNOFF__SHIFT 0x00000004
998 #define CLK_PWRMGT_CNTL_M6__SCLK_TURNOFF__SHIFT 0x00000005
999 #define CLK_PWRMGT_CNTL_M6__PCLK_TURNOFF__SHIFT 0x00000006
1000 #define CLK_PWRMGT_CNTL_M6__P2CLK_TURNOFF__SHIFT 0x00000007
1001 #define CLK_PWRMGT_CNTL_M6__MC_CH_MODE__SHIFT 0x00000008
1002 #define CLK_PWRMGT_CNTL_M6__TEST_MODE__SHIFT 0x00000009
1003 #define CLK_PWRMGT_CNTL_M6__GLOBAL_PMAN_EN__SHIFT 0x0000000a
1004 #define CLK_PWRMGT_CNTL_M6__ENGINE_DYNCLK_MODE__SHIFT 0x0000000c
1005 #define CLK_PWRMGT_CNTL_M6__ACTIVE_HILO_LAT__SHIFT 0x0000000d
1006 #define CLK_PWRMGT_CNTL_M6__DISP_DYN_STOP_LAT__SHIFT 0x0000000f
1007 #define CLK_PWRMGT_CNTL_M6__MC_BUSY__SHIFT 0x00000010
1008 #define CLK_PWRMGT_CNTL_M6__MC_INT_CNTL__SHIFT 0x00000011
1009 #define CLK_PWRMGT_CNTL_M6__MC_SWITCH__SHIFT 0x00000012
1010 #define CLK_PWRMGT_CNTL_M6__DLL_READY__SHIFT 0x00000013
1011 #define CLK_PWRMGT_CNTL_M6__DISP_PM__SHIFT 0x00000014
1012 #define CLK_PWRMGT_CNTL_M6__DYN_STOP_MODE__SHIFT 0x00000015
1013 #define CLK_PWRMGT_CNTL_M6__CG_NO1_DEBUG__SHIFT 0x00000018
1014 #define CLK_PWRMGT_CNTL_M6__TVPLL_PWRMGT_OFF__SHIFT 0x0000001e
1015 #define CLK_PWRMGT_CNTL_M6__TVCLK_TURNOFF__SHIFT 0x0000001f
1018 #define P2PLL_CNTL__P2PLL_RESET_MASK 0x00000001L
1019 #define P2PLL_CNTL__P2PLL_RESET 0x00000001L
1020 #define P2PLL_CNTL__P2PLL_SLEEP_MASK 0x00000002L
1021 #define P2PLL_CNTL__P2PLL_SLEEP 0x00000002L
1022 #define P2PLL_CNTL__P2PLL_TST_EN_MASK 0x00000004L
1023 #define P2PLL_CNTL__P2PLL_TST_EN 0x00000004L
1024 #define P2PLL_CNTL__P2PLL_REFCLK_SEL_MASK 0x00000010L
1025 #define P2PLL_CNTL__P2PLL_REFCLK_SEL 0x00000010L
1026 #define P2PLL_CNTL__P2PLL_FBCLK_SEL_MASK 0x00000020L
1027 #define P2PLL_CNTL__P2PLL_FBCLK_SEL 0x00000020L
1028 #define P2PLL_CNTL__P2PLL_TCPOFF_MASK 0x00000040L
1029 #define P2PLL_CNTL__P2PLL_TCPOFF 0x00000040L
1030 #define P2PLL_CNTL__P2PLL_TVCOMAX_MASK 0x00000080L
1031 #define P2PLL_CNTL__P2PLL_TVCOMAX 0x00000080L
1032 #define P2PLL_CNTL__P2PLL_PCP_MASK 0x00000700L
1033 #define P2PLL_CNTL__P2PLL_PVG_MASK 0x00003800L
1034 #define P2PLL_CNTL__P2PLL_PDC_MASK 0x0000c000L
1035 #define P2PLL_CNTL__P2PLL_ATOMIC_UPDATE_EN_MASK 0x00010000L
1036 #define P2PLL_CNTL__P2PLL_ATOMIC_UPDATE_EN 0x00010000L
1037 #define P2PLL_CNTL__P2PLL_ATOMIC_UPDATE_SYNC_MASK 0x00040000L
1038 #define P2PLL_CNTL__P2PLL_ATOMIC_UPDATE_SYNC 0x00040000L
1039 #define P2PLL_CNTL__P2PLL_DISABLE_AUTO_RESET_MASK 0x00080000L
1040 #define P2PLL_CNTL__P2PLL_DISABLE_AUTO_RESET 0x00080000L
1043 #define PIXCLKS_CNTL__PIX2CLK_SRC_SEL__SHIFT 0x00000000
1044 #define PIXCLKS_CNTL__PIX2CLK_INVERT__SHIFT 0x00000004
1045 #define PIXCLKS_CNTL__PIX2CLK_SRC_INVERT__SHIFT 0x00000005
1046 #define PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb__SHIFT 0x00000006
1047 #define PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb__SHIFT 0x00000007
1048 #define PIXCLKS_CNTL__PIXCLK_TV_SRC_SEL__SHIFT 0x00000008
1049 #define PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb__SHIFT 0x0000000b
1050 #define PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb__SHIFT 0x0000000c
1051 #define PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb__SHIFT 0x0000000d
1052 #define PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb__SHIFT 0x0000000e
1053 #define PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb__SHIFT 0x0000000f
1057 #define PIXCLKS_CNTL__PIX2CLK_SRC_SEL_MASK 0x00000003L
1058 #define PIXCLKS_CNTL__PIX2CLK_INVERT_MASK 0x00000010L
1059 #define PIXCLKS_CNTL__PIX2CLK_INVERT 0x00000010L
1060 #define PIXCLKS_CNTL__PIX2CLK_SRC_INVERT_MASK 0x00000020L
1061 #define PIXCLKS_CNTL__PIX2CLK_SRC_INVERT 0x00000020L
1062 #define PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb_MASK 0x00000040L
1063 #define PIXCLKS_CNTL__PIX2CLK_ALWAYS_ONb 0x00000040L
1064 #define PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb_MASK 0x00000080L
1065 #define PIXCLKS_CNTL__PIX2CLK_DAC_ALWAYS_ONb 0x00000080L
1066 #define PIXCLKS_CNTL__PIXCLK_TV_SRC_SEL_MASK 0x00000100L
1067 #define PIXCLKS_CNTL__PIXCLK_TV_SRC_SEL 0x00000100L
1068 #define PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb_MASK 0x00000800L
1069 #define PIXCLKS_CNTL__PIXCLK_BLEND_ALWAYS_ONb 0x00000800L
1070 #define PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb_MASK 0x00001000L
1071 #define PIXCLKS_CNTL__PIXCLK_GV_ALWAYS_ONb 0x00001000L
1072 #define PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb_MASK 0x00002000L
1073 #define PIXCLKS_CNTL__PIXCLK_DIG_TMDS_ALWAYS_ONb 0x00002000L
1074 #define PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb_MASK 0x00004000L
1075 #define PIXCLKS_CNTL__PIXCLK_LVDS_ALWAYS_ONb 0x00004000L
1076 #define PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb_MASK 0x00008000L
1077 #define PIXCLKS_CNTL__PIXCLK_TMDS_ALWAYS_ONb 0x00008000L
1081 #define P2PLL_DIV_0__P2PLL_FB_DIV_MASK 0x000007ffL
1082 #define P2PLL_DIV_0__P2PLL_ATOMIC_UPDATE_W_MASK 0x00008000L
1083 #define P2PLL_DIV_0__P2PLL_ATOMIC_UPDATE_W 0x00008000L
1084 #define P2PLL_DIV_0__P2PLL_ATOMIC_UPDATE_R_MASK 0x00008000L
1085 #define P2PLL_DIV_0__P2PLL_ATOMIC_UPDATE_R 0x00008000L
1086 #define P2PLL_DIV_0__P2PLL_POST_DIV_MASK 0x00070000L
1089 #define SCLK_CNTL_M6__SCLK_SRC_SEL_MASK 0x00000007L
1090 #define SCLK_CNTL_M6__CP_MAX_DYN_STOP_LAT_MASK 0x00000008L
1091 #define SCLK_CNTL_M6__CP_MAX_DYN_STOP_LAT 0x00000008L
1092 #define SCLK_CNTL_M6__HDP_MAX_DYN_STOP_LAT_MASK 0x00000010L
1093 #define SCLK_CNTL_M6__HDP_MAX_DYN_STOP_LAT 0x00000010L
1094 #define SCLK_CNTL_M6__TV_MAX_DYN_STOP_LAT_MASK 0x00000020L
1095 #define SCLK_CNTL_M6__TV_MAX_DYN_STOP_LAT 0x00000020L
1096 #define SCLK_CNTL_M6__E2_MAX_DYN_STOP_LAT_MASK 0x00000040L
1097 #define SCLK_CNTL_M6__E2_MAX_DYN_STOP_LAT 0x00000040L
1098 #define SCLK_CNTL_M6__SE_MAX_DYN_STOP_LAT_MASK 0x00000080L
1099 #define SCLK_CNTL_M6__SE_MAX_DYN_STOP_LAT 0x00000080L
1100 #define SCLK_CNTL_M6__IDCT_MAX_DYN_STOP_LAT_MASK 0x00000100L
1101 #define SCLK_CNTL_M6__IDCT_MAX_DYN_STOP_LAT 0x00000100L
1102 #define SCLK_CNTL_M6__VIP_MAX_DYN_STOP_LAT_MASK 0x00000200L
1103 #define SCLK_CNTL_M6__VIP_MAX_DYN_STOP_LAT 0x00000200L
1104 #define SCLK_CNTL_M6__RE_MAX_DYN_STOP_LAT_MASK 0x00000400L
1105 #define SCLK_CNTL_M6__RE_MAX_DYN_STOP_LAT 0x00000400L
1106 #define SCLK_CNTL_M6__PB_MAX_DYN_STOP_LAT_MASK 0x00000800L
1107 #define SCLK_CNTL_M6__PB_MAX_DYN_STOP_LAT 0x00000800L
1108 #define SCLK_CNTL_M6__TAM_MAX_DYN_STOP_LAT_MASK 0x00001000L
1109 #define SCLK_CNTL_M6__TAM_MAX_DYN_STOP_LAT 0x00001000L
1110 #define SCLK_CNTL_M6__TDM_MAX_DYN_STOP_LAT_MASK 0x00002000L
1111 #define SCLK_CNTL_M6__TDM_MAX_DYN_STOP_LAT 0x00002000L
1112 #define SCLK_CNTL_M6__RB_MAX_DYN_STOP_LAT_MASK 0x00004000L
1113 #define SCLK_CNTL_M6__RB_MAX_DYN_STOP_LAT 0x00004000L
1114 #define SCLK_CNTL_M6__FORCE_DISP2_MASK 0x00008000L
1115 #define SCLK_CNTL_M6__FORCE_DISP2 0x00008000L
1116 #define SCLK_CNTL_M6__FORCE_CP_MASK 0x00010000L
1117 #define SCLK_CNTL_M6__FORCE_CP 0x00010000L
1118 #define SCLK_CNTL_M6__FORCE_HDP_MASK 0x00020000L
1119 #define SCLK_CNTL_M6__FORCE_HDP 0x00020000L
1120 #define SCLK_CNTL_M6__FORCE_DISP1_MASK 0x00040000L
1121 #define SCLK_CNTL_M6__FORCE_DISP1 0x00040000L
1122 #define SCLK_CNTL_M6__FORCE_TOP_MASK 0x00080000L
1123 #define SCLK_CNTL_M6__FORCE_TOP 0x00080000L
1124 #define SCLK_CNTL_M6__FORCE_E2_MASK 0x00100000L
1125 #define SCLK_CNTL_M6__FORCE_E2 0x00100000L
1126 #define SCLK_CNTL_M6__FORCE_SE_MASK 0x00200000L
1127 #define SCLK_CNTL_M6__FORCE_SE 0x00200000L
1128 #define SCLK_CNTL_M6__FORCE_IDCT_MASK 0x00400000L
1129 #define SCLK_CNTL_M6__FORCE_IDCT 0x00400000L
1130 #define SCLK_CNTL_M6__FORCE_VIP_MASK 0x00800000L
1131 #define SCLK_CNTL_M6__FORCE_VIP 0x00800000L
1132 #define SCLK_CNTL_M6__FORCE_RE_MASK 0x01000000L
1133 #define SCLK_CNTL_M6__FORCE_RE 0x01000000L
1134 #define SCLK_CNTL_M6__FORCE_PB_MASK 0x02000000L
1135 #define SCLK_CNTL_M6__FORCE_PB 0x02000000L
1136 #define SCLK_CNTL_M6__FORCE_TAM_MASK 0x04000000L
1137 #define SCLK_CNTL_M6__FORCE_TAM 0x04000000L
1138 #define SCLK_CNTL_M6__FORCE_TDM_MASK 0x08000000L
1139 #define SCLK_CNTL_M6__FORCE_TDM 0x08000000L
1140 #define SCLK_CNTL_M6__FORCE_RB_MASK 0x10000000L
1141 #define SCLK_CNTL_M6__FORCE_RB 0x10000000L
1142 #define SCLK_CNTL_M6__FORCE_TV_SCLK_MASK 0x20000000L
1143 #define SCLK_CNTL_M6__FORCE_TV_SCLK 0x20000000L
1144 #define SCLK_CNTL_M6__FORCE_SUBPIC_MASK 0x40000000L
1145 #define SCLK_CNTL_M6__FORCE_SUBPIC 0x40000000L
1146 #define SCLK_CNTL_M6__FORCE_OV0_MASK 0x80000000L
1147 #define SCLK_CNTL_M6__FORCE_OV0 0x80000000L
1150 #define SCLK_MORE_CNTL__DISPREGS_MAX_DYN_STOP_LAT_MASK 0x00000001L
1151 #define SCLK_MORE_CNTL__DISPREGS_MAX_DYN_STOP_LAT 0x00000001L
1152 #define SCLK_MORE_CNTL__MC_GUI_MAX_DYN_STOP_LAT_MASK 0x00000002L
1153 #define SCLK_MORE_CNTL__MC_GUI_MAX_DYN_STOP_LAT 0x00000002L
1154 #define SCLK_MORE_CNTL__MC_HOST_MAX_DYN_STOP_LAT_MASK 0x00000004L
1155 #define SCLK_MORE_CNTL__MC_HOST_MAX_DYN_STOP_LAT 0x00000004L
1156 #define SCLK_MORE_CNTL__FORCE_DISPREGS_MASK 0x00000100L
1157 #define SCLK_MORE_CNTL__FORCE_DISPREGS 0x00000100L
1158 #define SCLK_MORE_CNTL__FORCE_MC_GUI_MASK 0x00000200L
1159 #define SCLK_MORE_CNTL__FORCE_MC_GUI 0x00000200L
1160 #define SCLK_MORE_CNTL__FORCE_MC_HOST_MASK 0x00000400L
1161 #define SCLK_MORE_CNTL__FORCE_MC_HOST 0x00000400L
1162 #define SCLK_MORE_CNTL__STOP_SCLK_EN_MASK 0x00001000L
1163 #define SCLK_MORE_CNTL__STOP_SCLK_EN 0x00001000L
1164 #define SCLK_MORE_CNTL__STOP_SCLK_A_MASK 0x00002000L
1165 #define SCLK_MORE_CNTL__STOP_SCLK_A 0x00002000L
1166 #define SCLK_MORE_CNTL__STOP_SCLK_B_MASK 0x00004000L
1167 #define SCLK_MORE_CNTL__STOP_SCLK_B 0x00004000L
1168 #define SCLK_MORE_CNTL__STOP_SCLK_C_MASK 0x00008000L
1169 #define SCLK_MORE_CNTL__STOP_SCLK_C 0x00008000L
1170 #define SCLK_MORE_CNTL__HALF_SPEED_SCLK_MASK 0x00010000L
1171 #define SCLK_MORE_CNTL__HALF_SPEED_SCLK 0x00010000L
1172 #define SCLK_MORE_CNTL__IO_CG_VOLTAGE_DROP_MASK 0x00020000L
1173 #define SCLK_MORE_CNTL__IO_CG_VOLTAGE_DROP 0x00020000L
1174 #define SCLK_MORE_CNTL__TVFB_SOFT_RESET_MASK 0x00040000L
1175 #define SCLK_MORE_CNTL__TVFB_SOFT_RESET 0x00040000L
1176 #define SCLK_MORE_CNTL__VOLTAGE_DROP_SYNC_MASK 0x00080000L
1177 #define SCLK_MORE_CNTL__VOLTAGE_DROP_SYNC 0x00080000L
1178 #define SCLK_MORE_CNTL__VOLTAGE_DELAY_SEL_MASK 0x00300000L
1179 #define SCLK_MORE_CNTL__IDLE_DELAY_HALF_SCLK_MASK 0x00400000L
1180 #define SCLK_MORE_CNTL__IDLE_DELAY_HALF_SCLK 0x00400000L
1181 #define SCLK_MORE_CNTL__AGP_BUSY_HALF_SCLK_MASK 0x00800000L
1182 #define SCLK_MORE_CNTL__AGP_BUSY_HALF_SCLK 0x00800000L
1183 #define SCLK_MORE_CNTL__CG_SPARE_RD_C_MASK 0xff000000L
1186 #define MCLK_CNTL_M6__MCLKA_SRC_SEL_MASK 0x00000007L
1187 #define MCLK_CNTL_M6__YCLKA_SRC_SEL_MASK 0x00000070L
1188 #define MCLK_CNTL_M6__MCLKB_SRC_SEL_MASK 0x00000700L
1189 #define MCLK_CNTL_M6__YCLKB_SRC_SEL_MASK 0x00007000L
1190 #define MCLK_CNTL_M6__FORCE_MCLKA_MASK 0x00010000L
1191 #define MCLK_CNTL_M6__FORCE_MCLKA 0x00010000L
1192 #define MCLK_CNTL_M6__FORCE_MCLKB_MASK 0x00020000L
1193 #define MCLK_CNTL_M6__FORCE_MCLKB 0x00020000L
1194 #define MCLK_CNTL_M6__FORCE_YCLKA_MASK 0x00040000L
1195 #define MCLK_CNTL_M6__FORCE_YCLKA 0x00040000L
1196 #define MCLK_CNTL_M6__FORCE_YCLKB_MASK 0x00080000L
1197 #define MCLK_CNTL_M6__FORCE_YCLKB 0x00080000L
1198 #define MCLK_CNTL_M6__FORCE_MC_MASK 0x00100000L
1199 #define MCLK_CNTL_M6__FORCE_MC 0x00100000L
1200 #define MCLK_CNTL_M6__FORCE_AIC_MASK 0x00200000L
1201 #define MCLK_CNTL_M6__FORCE_AIC 0x00200000L
1202 #define MCLK_CNTL_M6__MRDCKA0_SOUTSEL_MASK 0x03000000L
1203 #define MCLK_CNTL_M6__MRDCKA1_SOUTSEL_MASK 0x0c000000L
1204 #define MCLK_CNTL_M6__MRDCKB0_SOUTSEL_MASK 0x30000000L
1205 #define MCLK_CNTL_M6__MRDCKB1_SOUTSEL_MASK 0xc0000000L
1208 #define MCLK_MISC__SCLK_SOURCED_FROM_MPLL_SEL_MASK 0x00000003L
1209 #define MCLK_MISC__MCLK_FROM_SPLL_DIV_SEL_MASK 0x00000004L
1210 #define MCLK_MISC__MCLK_FROM_SPLL_DIV_SEL 0x00000004L
1211 #define MCLK_MISC__ENABLE_SCLK_FROM_MPLL_MASK 0x00000008L
1212 #define MCLK_MISC__ENABLE_SCLK_FROM_MPLL 0x00000008L
1213 #define MCLK_MISC__MPLL_MODEA_MODEC_HW_SEL_EN_MASK 0x00000010L
1214 #define MCLK_MISC__MPLL_MODEA_MODEC_HW_SEL_EN 0x00000010L
1215 #define MCLK_MISC__DLL_READY_LAT_MASK 0x00000100L
1216 #define MCLK_MISC__DLL_READY_LAT 0x00000100L
1217 #define MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT_MASK 0x00001000L
1218 #define MCLK_MISC__MC_MCLK_MAX_DYN_STOP_LAT 0x00001000L
1219 #define MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT_MASK 0x00002000L
1220 #define MCLK_MISC__IO_MCLK_MAX_DYN_STOP_LAT 0x00002000L
1221 #define MCLK_MISC__MC_MCLK_DYN_ENABLE_MASK 0x00004000L
1222 #define MCLK_MISC__MC_MCLK_DYN_ENABLE 0x00004000L
1223 #define MCLK_MISC__IO_MCLK_DYN_ENABLE_MASK 0x00008000L
1224 #define MCLK_MISC__IO_MCLK_DYN_ENABLE 0x00008000L
1225 #define MCLK_MISC__CGM_CLK_TO_OUTPIN_MASK 0x00010000L
1226 #define MCLK_MISC__CGM_CLK_TO_OUTPIN 0x00010000L
1227 #define MCLK_MISC__CLK_OR_COUNT_SEL_MASK 0x00020000L
1228 #define MCLK_MISC__CLK_OR_COUNT_SEL 0x00020000L
1229 #define MCLK_MISC__EN_MCLK_TRISTATE_IN_SUSPEND_MASK 0x00040000L
1230 #define MCLK_MISC__EN_MCLK_TRISTATE_IN_SUSPEND 0x00040000L
1231 #define MCLK_MISC__CGM_SPARE_RD_MASK 0x00300000L
1232 #define MCLK_MISC__CGM_SPARE_A_RD_MASK 0x00c00000L
1233 #define MCLK_MISC__TCLK_TO_YCLKB_EN_MASK 0x01000000L
1234 #define MCLK_MISC__TCLK_TO_YCLKB_EN 0x01000000L
1235 #define MCLK_MISC__CGM_SPARE_A_MASK 0x0e000000L
1238 #define VCLK_ECP_CNTL__VCLK_SRC_SEL_MASK 0x00000003L
1239 #define VCLK_ECP_CNTL__VCLK_INVERT_MASK 0x00000010L
1240 #define VCLK_ECP_CNTL__VCLK_INVERT 0x00000010L
1241 #define VCLK_ECP_CNTL__PIXCLK_SRC_INVERT_MASK 0x00000020L
1242 #define VCLK_ECP_CNTL__PIXCLK_SRC_INVERT 0x00000020L
1243 #define VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb_MASK 0x00000040L
1244 #define VCLK_ECP_CNTL__PIXCLK_ALWAYS_ONb 0x00000040L
1245 #define VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb_MASK 0x00000080L
1246 #define VCLK_ECP_CNTL__PIXCLK_DAC_ALWAYS_ONb 0x00000080L
1247 #define VCLK_ECP_CNTL__ECP_DIV_MASK 0x00000300L
1248 #define VCLK_ECP_CNTL__ECP_FORCE_ON_MASK 0x00040000L
1249 #define VCLK_ECP_CNTL__ECP_FORCE_ON 0x00040000L
1250 #define VCLK_ECP_CNTL__SUBCLK_FORCE_ON_MASK 0x00080000L
1251 #define VCLK_ECP_CNTL__SUBCLK_FORCE_ON 0x00080000L
1254 #define PLL_PWRMGT_CNTL__MPLL_TURNOFF_MASK 0x00000001L
1255 #define PLL_PWRMGT_CNTL__MPLL_TURNOFF 0x00000001L
1256 #define PLL_PWRMGT_CNTL__SPLL_TURNOFF_MASK 0x00000002L
1257 #define PLL_PWRMGT_CNTL__SPLL_TURNOFF 0x00000002L
1258 #define PLL_PWRMGT_CNTL__PPLL_TURNOFF_MASK 0x00000004L
1259 #define PLL_PWRMGT_CNTL__PPLL_TURNOFF 0x00000004L
1260 #define PLL_PWRMGT_CNTL__P2PLL_TURNOFF_MASK 0x00000008L
1261 #define PLL_PWRMGT_CNTL__P2PLL_TURNOFF 0x00000008L
1262 #define PLL_PWRMGT_CNTL__TVPLL_TURNOFF_MASK 0x00000010L
1263 #define PLL_PWRMGT_CNTL__TVPLL_TURNOFF 0x00000010L
1264 #define PLL_PWRMGT_CNTL__AGPCLK_DYN_STOP_LAT_MASK 0x000001e0L
1265 #define PLL_PWRMGT_CNTL__APM_POWER_STATE_MASK 0x00000600L
1266 #define PLL_PWRMGT_CNTL__APM_PWRSTATE_RD_MASK 0x00001800L
1267 #define PLL_PWRMGT_CNTL__PM_MODE_SEL_MASK 0x00002000L
1268 #define PLL_PWRMGT_CNTL__PM_MODE_SEL 0x00002000L
1269 #define PLL_PWRMGT_CNTL__EN_PWRSEQ_DONE_COND_MASK 0x00004000L
1270 #define PLL_PWRMGT_CNTL__EN_PWRSEQ_DONE_COND 0x00004000L
1271 #define PLL_PWRMGT_CNTL__EN_DISP_PARKED_COND_MASK 0x00008000L
1272 #define PLL_PWRMGT_CNTL__EN_DISP_PARKED_COND 0x00008000L
1273 #define PLL_PWRMGT_CNTL__MOBILE_SU_MASK 0x00010000L
1274 #define PLL_PWRMGT_CNTL__MOBILE_SU 0x00010000L
1275 #define PLL_PWRMGT_CNTL__SU_SCLK_USE_BCLK_MASK 0x00020000L
1276 #define PLL_PWRMGT_CNTL__SU_SCLK_USE_BCLK 0x00020000L
1277 #define PLL_PWRMGT_CNTL__SU_MCLK_USE_BCLK_MASK 0x00040000L
1278 #define PLL_PWRMGT_CNTL__SU_MCLK_USE_BCLK 0x00040000L
1279 #define PLL_PWRMGT_CNTL__SU_SUSTAIN_DISABLE_MASK 0x00080000L
1280 #define PLL_PWRMGT_CNTL__SU_SUSTAIN_DISABLE 0x00080000L
1281 #define PLL_PWRMGT_CNTL__TCL_BYPASS_DISABLE_MASK 0x00100000L
1282 #define PLL_PWRMGT_CNTL__TCL_BYPASS_DISABLE 0x00100000L
1283 #define PLL_PWRMGT_CNTL__TCL_CLOCK_ACTIVE_RD_MASK 0x00200000L
1284 #define PLL_PWRMGT_CNTL__TCL_CLOCK_ACTIVE_RD 0x00200000L
1285 #define PLL_PWRMGT_CNTL__CG_NO2_DEBUG_MASK 0xff000000L
1287 // CLK_PWRMGT_CNTL_M6
1288 #define CLK_PWRMGT_CNTL_M6__MPLL_PWRMGT_OFF_MASK 0x00000001L
1289 #define CLK_PWRMGT_CNTL_M6__MPLL_PWRMGT_OFF 0x00000001L
1290 #define CLK_PWRMGT_CNTL_M6__SPLL_PWRMGT_OFF_MASK 0x00000002L
1291 #define CLK_PWRMGT_CNTL_M6__SPLL_PWRMGT_OFF 0x00000002L
1292 #define CLK_PWRMGT_CNTL_M6__PPLL_PWRMGT_OFF_MASK 0x00000004L
1293 #define CLK_PWRMGT_CNTL_M6__PPLL_PWRMGT_OFF 0x00000004L
1294 #define CLK_PWRMGT_CNTL_M6__P2PLL_PWRMGT_OFF_MASK 0x00000008L
1295 #define CLK_PWRMGT_CNTL_M6__P2PLL_PWRMGT_OFF 0x00000008L
1296 #define CLK_PWRMGT_CNTL_M6__MCLK_TURNOFF_MASK 0x00000010L
1297 #define CLK_PWRMGT_CNTL_M6__MCLK_TURNOFF 0x00000010L
1298 #define CLK_PWRMGT_CNTL_M6__SCLK_TURNOFF_MASK 0x00000020L
1299 #define CLK_PWRMGT_CNTL_M6__SCLK_TURNOFF 0x00000020L
1300 #define CLK_PWRMGT_CNTL_M6__PCLK_TURNOFF_MASK 0x00000040L
1301 #define CLK_PWRMGT_CNTL_M6__PCLK_TURNOFF 0x00000040L
1302 #define CLK_PWRMGT_CNTL_M6__P2CLK_TURNOFF_MASK 0x00000080L
1303 #define CLK_PWRMGT_CNTL_M6__P2CLK_TURNOFF 0x00000080L
1304 #define CLK_PWRMGT_CNTL_M6__MC_CH_MODE_MASK 0x00000100L
1305 #define CLK_PWRMGT_CNTL_M6__MC_CH_MODE 0x00000100L
1306 #define CLK_PWRMGT_CNTL_M6__TEST_MODE_MASK 0x00000200L
1307 #define CLK_PWRMGT_CNTL_M6__TEST_MODE 0x00000200L
1308 #define CLK_PWRMGT_CNTL_M6__GLOBAL_PMAN_EN_MASK 0x00000400L
1309 #define CLK_PWRMGT_CNTL_M6__GLOBAL_PMAN_EN 0x00000400L
1310 #define CLK_PWRMGT_CNTL_M6__ENGINE_DYNCLK_MODE_MASK 0x00001000L
1311 #define CLK_PWRMGT_CNTL_M6__ENGINE_DYNCLK_MODE 0x00001000L
1312 #define CLK_PWRMGT_CNTL_M6__ACTIVE_HILO_LAT_MASK 0x00006000L
1313 #define CLK_PWRMGT_CNTL_M6__DISP_DYN_STOP_LAT_MASK 0x00008000L
1314 #define CLK_PWRMGT_CNTL_M6__DISP_DYN_STOP_LAT 0x00008000L
1315 #define CLK_PWRMGT_CNTL_M6__MC_BUSY_MASK 0x00010000L
1316 #define CLK_PWRMGT_CNTL_M6__MC_BUSY 0x00010000L
1317 #define CLK_PWRMGT_CNTL_M6__MC_INT_CNTL_MASK 0x00020000L
1318 #define CLK_PWRMGT_CNTL_M6__MC_INT_CNTL 0x00020000L
1319 #define CLK_PWRMGT_CNTL_M6__MC_SWITCH_MASK 0x00040000L
1320 #define CLK_PWRMGT_CNTL_M6__MC_SWITCH 0x00040000L
1321 #define CLK_PWRMGT_CNTL_M6__DLL_READY_MASK 0x00080000L
1322 #define CLK_PWRMGT_CNTL_M6__DLL_READY 0x00080000L
1323 #define CLK_PWRMGT_CNTL_M6__DISP_PM_MASK 0x00100000L
1324 #define CLK_PWRMGT_CNTL_M6__DISP_PM 0x00100000L
1325 #define CLK_PWRMGT_CNTL_M6__DYN_STOP_MODE_MASK 0x00e00000L
1326 #define CLK_PWRMGT_CNTL_M6__CG_NO1_DEBUG_MASK 0x3f000000L
1327 #define CLK_PWRMGT_CNTL_M6__TVPLL_PWRMGT_OFF_MASK 0x40000000L
1328 #define CLK_PWRMGT_CNTL_M6__TVPLL_PWRMGT_OFF 0x40000000L
1329 #define CLK_PWRMGT_CNTL_M6__TVCLK_TURNOFF_MASK 0x80000000L
1330 #define CLK_PWRMGT_CNTL_M6__TVCLK_TURNOFF 0x80000000L
1333 #define BUS_CNTL1__PMI_IO_DISABLE_MASK 0x00000001L
1334 #define BUS_CNTL1__PMI_IO_DISABLE 0x00000001L
1335 #define BUS_CNTL1__PMI_MEM_DISABLE_MASK 0x00000002L
1336 #define BUS_CNTL1__PMI_MEM_DISABLE 0x00000002L
1337 #define BUS_CNTL1__PMI_BM_DISABLE_MASK 0x00000004L
1338 #define BUS_CNTL1__PMI_BM_DISABLE 0x00000004L
1339 #define BUS_CNTL1__PMI_INT_DISABLE_MASK 0x00000008L
1340 #define BUS_CNTL1__PMI_INT_DISABLE 0x00000008L
1341 #define BUS_CNTL1__BUS2_IMMEDIATE_PMI_DISABLE_MASK 0x00000020L
1342 #define BUS_CNTL1__BUS2_IMMEDIATE_PMI_DISABLE 0x00000020L
1343 #define BUS_CNTL1__BUS2_VGA_REG_COHERENCY_DIS_MASK 0x00000100L
1344 #define BUS_CNTL1__BUS2_VGA_REG_COHERENCY_DIS 0x00000100L
1345 #define BUS_CNTL1__BUS2_VGA_MEM_COHERENCY_DIS_MASK 0x00000200L
1346 #define BUS_CNTL1__BUS2_VGA_MEM_COHERENCY_DIS 0x00000200L
1347 #define BUS_CNTL1__BUS2_HDP_REG_COHERENCY_DIS_MASK 0x00000400L
1348 #define BUS_CNTL1__BUS2_HDP_REG_COHERENCY_DIS 0x00000400L
1349 #define BUS_CNTL1__BUS2_GUI_INITIATOR_COHERENCY_DIS_MASK 0x00000800L
1350 #define BUS_CNTL1__BUS2_GUI_INITIATOR_COHERENCY_DIS 0x00000800L
1351 #define BUS_CNTL1__MOBILE_PLATFORM_SEL_MASK 0x0c000000L
1352 #define BUS_CNTL1__SEND_SBA_LATENCY_MASK 0x70000000L
1353 #define BUS_CNTL1__AGPCLK_VALID_MASK 0x80000000L
1354 #define BUS_CNTL1__AGPCLK_VALID 0x80000000L
1357 #define BUS_CNTL1__PMI_IO_DISABLE__SHIFT 0x00000000
1358 #define BUS_CNTL1__PMI_MEM_DISABLE__SHIFT 0x00000001
1359 #define BUS_CNTL1__PMI_BM_DISABLE__SHIFT 0x00000002
1360 #define BUS_CNTL1__PMI_INT_DISABLE__SHIFT 0x00000003
1361 #define BUS_CNTL1__BUS2_IMMEDIATE_PMI_DISABLE__SHIFT 0x00000005
1362 #define BUS_CNTL1__BUS2_VGA_REG_COHERENCY_DIS__SHIFT 0x00000008
1363 #define BUS_CNTL1__BUS2_VGA_MEM_COHERENCY_DIS__SHIFT 0x00000009
1364 #define BUS_CNTL1__BUS2_HDP_REG_COHERENCY_DIS__SHIFT 0x0000000a
1365 #define BUS_CNTL1__BUS2_GUI_INITIATOR_COHERENCY_DIS__SHIFT 0x0000000b
1366 #define BUS_CNTL1__MOBILE_PLATFORM_SEL__SHIFT 0x0000001a
1367 #define BUS_CNTL1__SEND_SBA_LATENCY__SHIFT 0x0000001c
1368 #define BUS_CNTL1__AGPCLK_VALID__SHIFT 0x0000001f
1371 #define CRTC_OFFSET_CNTL__CRTC_TILE_LINE_MASK 0x0000000fL
1372 #define CRTC_OFFSET_CNTL__CRTC_TILE_LINE_RIGHT_MASK 0x000000f0L
1373 #define CRTC_OFFSET_CNTL__CRTC_TILE_EN_RIGHT_MASK 0x00004000L
1374 #define CRTC_OFFSET_CNTL__CRTC_TILE_EN_RIGHT 0x00004000L
1375 #define CRTC_OFFSET_CNTL__CRTC_TILE_EN_MASK 0x00008000L
1376 #define CRTC_OFFSET_CNTL__CRTC_TILE_EN 0x00008000L
1377 #define CRTC_OFFSET_CNTL__CRTC_OFFSET_FLIP_CNTL_MASK 0x00010000L
1378 #define CRTC_OFFSET_CNTL__CRTC_OFFSET_FLIP_CNTL 0x00010000L
1379 #define CRTC_OFFSET_CNTL__CRTC_STEREO_OFFSET_EN_MASK 0x00020000L
1380 #define CRTC_OFFSET_CNTL__CRTC_STEREO_OFFSET_EN 0x00020000L
1381 #define CRTC_OFFSET_CNTL__CRTC_STEREO_SYNC_EN_MASK 0x000c0000L
1382 #define CRTC_OFFSET_CNTL__CRTC_STEREO_SYNC_OUT_EN_MASK 0x00100000L
1383 #define CRTC_OFFSET_CNTL__CRTC_STEREO_SYNC_OUT_EN 0x00100000L
1384 #define CRTC_OFFSET_CNTL__CRTC_STEREO_SYNC_MASK 0x00200000L
1385 #define CRTC_OFFSET_CNTL__CRTC_STEREO_SYNC 0x00200000L
1386 #define CRTC_OFFSET_CNTL__CRTC_GUI_TRIG_OFFSET_LEFT_EN_MASK 0x10000000L
1387 #define CRTC_OFFSET_CNTL__CRTC_GUI_TRIG_OFFSET_LEFT_EN 0x10000000L
1388 #define CRTC_OFFSET_CNTL__CRTC_GUI_TRIG_OFFSET_RIGHT_EN_MASK 0x20000000L
1389 #define CRTC_OFFSET_CNTL__CRTC_GUI_TRIG_OFFSET_RIGHT_EN 0x20000000L
1390 #define CRTC_OFFSET_CNTL__CRTC_GUI_TRIG_OFFSET_MASK 0x40000000L
1391 #define CRTC_OFFSET_CNTL__CRTC_GUI_TRIG_OFFSET 0x40000000L
1392 #define CRTC_OFFSET_CNTL__CRTC_OFFSET_LOCK_MASK 0x80000000L
1393 #define CRTC_OFFSET_CNTL__CRTC_OFFSET_LOCK 0x80000000L
1396 #define CRTC_GEN_CNTL__CRTC_DBL_SCAN_EN_MASK 0x00000001L
1397 #define CRTC_GEN_CNTL__CRTC_DBL_SCAN_EN 0x00000001L
1398 #define CRTC_GEN_CNTL__CRTC_INTERLACE_EN_MASK 0x00000002L
1399 #define CRTC_GEN_CNTL__CRTC_INTERLACE_EN 0x00000002L
1400 #define CRTC_GEN_CNTL__CRTC_C_SYNC_EN_MASK 0x00000010L
1401 #define CRTC_GEN_CNTL__CRTC_C_SYNC_EN 0x00000010L
1402 #define CRTC_GEN_CNTL__CRTC_PIX_WIDTH_MASK 0x00000f00L
1403 #define CRTC_GEN_CNTL__CRTC_ICON_EN_MASK 0x00008000L
1404 #define CRTC_GEN_CNTL__CRTC_ICON_EN 0x00008000L
1405 #define CRTC_GEN_CNTL__CRTC_CUR_EN_MASK 0x00010000L
1406 #define CRTC_GEN_CNTL__CRTC_CUR_EN 0x00010000L
1407 #define CRTC_GEN_CNTL__CRTC_VSTAT_MODE_MASK 0x00060000L
1408 #define CRTC_GEN_CNTL__CRTC_CUR_MODE_MASK 0x00700000L
1409 #define CRTC_GEN_CNTL__CRTC_EXT_DISP_EN_MASK 0x01000000L
1410 #define CRTC_GEN_CNTL__CRTC_EXT_DISP_EN 0x01000000L
1411 #define CRTC_GEN_CNTL__CRTC_EN_MASK 0x02000000L
1412 #define CRTC_GEN_CNTL__CRTC_EN 0x02000000L
1413 #define CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B_MASK 0x04000000L
1414 #define CRTC_GEN_CNTL__CRTC_DISP_REQ_EN_B 0x04000000L
1417 #define CRTC2_GEN_CNTL__CRTC2_DBL_SCAN_EN_MASK 0x00000001L
1418 #define CRTC2_GEN_CNTL__CRTC2_DBL_SCAN_EN 0x00000001L
1419 #define CRTC2_GEN_CNTL__CRTC2_INTERLACE_EN_MASK 0x00000002L
1420 #define CRTC2_GEN_CNTL__CRTC2_INTERLACE_EN 0x00000002L
1421 #define CRTC2_GEN_CNTL__CRTC2_SYNC_TRISTATE_MASK 0x00000010L
1422 #define CRTC2_GEN_CNTL__CRTC2_SYNC_TRISTATE 0x00000010L
1423 #define CRTC2_GEN_CNTL__CRTC2_HSYNC_TRISTATE_MASK 0x00000020L
1424 #define CRTC2_GEN_CNTL__CRTC2_HSYNC_TRISTATE 0x00000020L
1425 #define CRTC2_GEN_CNTL__CRTC2_VSYNC_TRISTATE_MASK 0x00000040L
1426 #define CRTC2_GEN_CNTL__CRTC2_VSYNC_TRISTATE 0x00000040L
1427 #define CRTC2_GEN_CNTL__CRT2_ON_MASK 0x00000080L
1428 #define CRTC2_GEN_CNTL__CRT2_ON 0x00000080L
1429 #define CRTC2_GEN_CNTL__CRTC2_PIX_WIDTH_MASK 0x00000f00L
1430 #define CRTC2_GEN_CNTL__CRTC2_ICON_EN_MASK 0x00008000L
1431 #define CRTC2_GEN_CNTL__CRTC2_ICON_EN 0x00008000L
1432 #define CRTC2_GEN_CNTL__CRTC2_CUR_EN_MASK 0x00010000L
1433 #define CRTC2_GEN_CNTL__CRTC2_CUR_EN 0x00010000L
1434 #define CRTC2_GEN_CNTL__CRTC2_CUR_MODE_MASK 0x00700000L
1435 #define CRTC2_GEN_CNTL__CRTC2_DISPLAY_DIS_MASK 0x00800000L
1436 #define CRTC2_GEN_CNTL__CRTC2_DISPLAY_DIS 0x00800000L
1437 #define CRTC2_GEN_CNTL__CRTC2_EN_MASK 0x02000000L
1438 #define CRTC2_GEN_CNTL__CRTC2_EN 0x02000000L
1439 #define CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B_MASK 0x04000000L
1440 #define CRTC2_GEN_CNTL__CRTC2_DISP_REQ_EN_B 0x04000000L
1441 #define CRTC2_GEN_CNTL__CRTC2_C_SYNC_EN_MASK 0x08000000L
1442 #define CRTC2_GEN_CNTL__CRTC2_C_SYNC_EN 0x08000000L
1443 #define CRTC2_GEN_CNTL__CRTC2_HSYNC_DIS_MASK 0x10000000L
1444 #define CRTC2_GEN_CNTL__CRTC2_HSYNC_DIS 0x10000000L
1445 #define CRTC2_GEN_CNTL__CRTC2_VSYNC_DIS_MASK 0x20000000L
1446 #define CRTC2_GEN_CNTL__CRTC2_VSYNC_DIS 0x20000000L
1449 #define AGP_CNTL__MAX_IDLE_CLK_MASK 0x000000ffL
1450 #define AGP_CNTL__HOLD_RD_FIFO_MASK 0x00000100L
1451 #define AGP_CNTL__HOLD_RD_FIFO 0x00000100L
1452 #define AGP_CNTL__HOLD_RQ_FIFO_MASK 0x00000200L
1453 #define AGP_CNTL__HOLD_RQ_FIFO 0x00000200L
1454 #define AGP_CNTL__EN_2X_STBB_MASK 0x00000400L
1455 #define AGP_CNTL__EN_2X_STBB 0x00000400L
1456 #define AGP_CNTL__FORCE_FULL_SBA_MASK 0x00000800L
1457 #define AGP_CNTL__FORCE_FULL_SBA 0x00000800L
1458 #define AGP_CNTL__SBA_DIS_MASK 0x00001000L
1459 #define AGP_CNTL__SBA_DIS 0x00001000L
1460 #define AGP_CNTL__AGP_REV_ID_MASK 0x00002000L
1461 #define AGP_CNTL__AGP_REV_ID 0x00002000L
1462 #define AGP_CNTL__REG_CRIPPLE_AGP4X_MASK 0x00004000L
1463 #define AGP_CNTL__REG_CRIPPLE_AGP4X 0x00004000L
1464 #define AGP_CNTL__REG_CRIPPLE_AGP2X4X_MASK 0x00008000L
1465 #define AGP_CNTL__REG_CRIPPLE_AGP2X4X 0x00008000L
1466 #define AGP_CNTL__FORCE_INT_VREF_MASK 0x00010000L
1467 #define AGP_CNTL__FORCE_INT_VREF 0x00010000L
1468 #define AGP_CNTL__PENDING_SLOTS_VAL_MASK 0x00060000L
1469 #define AGP_CNTL__PENDING_SLOTS_SEL_MASK 0x00080000L
1470 #define AGP_CNTL__PENDING_SLOTS_SEL 0x00080000L
1471 #define AGP_CNTL__EN_EXTENDED_AD_STB_2X_MASK 0x00100000L
1472 #define AGP_CNTL__EN_EXTENDED_AD_STB_2X 0x00100000L
1473 #define AGP_CNTL__DIS_QUEUED_GNT_FIX_MASK 0x00200000L
1474 #define AGP_CNTL__DIS_QUEUED_GNT_FIX 0x00200000L
1475 #define AGP_CNTL__EN_RDATA2X4X_MULTIRESET_MASK 0x00400000L
1476 #define AGP_CNTL__EN_RDATA2X4X_MULTIRESET 0x00400000L
1477 #define AGP_CNTL__EN_RBFCALM_MASK 0x00800000L
1478 #define AGP_CNTL__EN_RBFCALM 0x00800000L
1479 #define AGP_CNTL__FORCE_EXT_VREF_MASK 0x01000000L
1480 #define AGP_CNTL__FORCE_EXT_VREF 0x01000000L
1481 #define AGP_CNTL__DIS_RBF_MASK 0x02000000L
1482 #define AGP_CNTL__DIS_RBF 0x02000000L
1483 #define AGP_CNTL__DELAY_FIRST_SBA_EN_MASK 0x04000000L
1484 #define AGP_CNTL__DELAY_FIRST_SBA_EN 0x04000000L
1485 #define AGP_CNTL__DELAY_FIRST_SBA_VAL_MASK 0x38000000L
1486 #define AGP_CNTL__AGP_MISC_MASK 0xc0000000L
1489 #define AGP_CNTL__MAX_IDLE_CLK__SHIFT 0x00000000
1490 #define AGP_CNTL__HOLD_RD_FIFO__SHIFT 0x00000008
1491 #define AGP_CNTL__HOLD_RQ_FIFO__SHIFT 0x00000009
1492 #define AGP_CNTL__EN_2X_STBB__SHIFT 0x0000000a
1493 #define AGP_CNTL__FORCE_FULL_SBA__SHIFT 0x0000000b
1494 #define AGP_CNTL__SBA_DIS__SHIFT 0x0000000c
1495 #define AGP_CNTL__AGP_REV_ID__SHIFT 0x0000000d
1496 #define AGP_CNTL__REG_CRIPPLE_AGP4X__SHIFT 0x0000000e
1497 #define AGP_CNTL__REG_CRIPPLE_AGP2X4X__SHIFT 0x0000000f
1498 #define AGP_CNTL__FORCE_INT_VREF__SHIFT 0x00000010
1499 #define AGP_CNTL__PENDING_SLOTS_VAL__SHIFT 0x00000011
1500 #define AGP_CNTL__PENDING_SLOTS_SEL__SHIFT 0x00000013
1501 #define AGP_CNTL__EN_EXTENDED_AD_STB_2X__SHIFT 0x00000014
1502 #define AGP_CNTL__DIS_QUEUED_GNT_FIX__SHIFT 0x00000015
1503 #define AGP_CNTL__EN_RDATA2X4X_MULTIRESET__SHIFT 0x00000016
1504 #define AGP_CNTL__EN_RBFCALM__SHIFT 0x00000017
1505 #define AGP_CNTL__FORCE_EXT_VREF__SHIFT 0x00000018
1506 #define AGP_CNTL__DIS_RBF__SHIFT 0x00000019
1507 #define AGP_CNTL__DELAY_FIRST_SBA_EN__SHIFT 0x0000001a
1508 #define AGP_CNTL__DELAY_FIRST_SBA_VAL__SHIFT 0x0000001b
1509 #define AGP_CNTL__AGP_MISC__SHIFT 0x0000001e
1512 #define DISP_MISC_CNTL__SOFT_RESET_GRPH_PP_MASK 0x00000001L
1513 #define DISP_MISC_CNTL__SOFT_RESET_GRPH_PP 0x00000001L
1514 #define DISP_MISC_CNTL__SOFT_RESET_SUBPIC_PP_MASK 0x00000002L
1515 #define DISP_MISC_CNTL__SOFT_RESET_SUBPIC_PP 0x00000002L
1516 #define DISP_MISC_CNTL__SOFT_RESET_OV0_PP_MASK 0x00000004L
1517 #define DISP_MISC_CNTL__SOFT_RESET_OV0_PP 0x00000004L
1518 #define DISP_MISC_CNTL__SOFT_RESET_GRPH_SCLK_MASK 0x00000010L
1519 #define DISP_MISC_CNTL__SOFT_RESET_GRPH_SCLK 0x00000010L
1520 #define DISP_MISC_CNTL__SOFT_RESET_SUBPIC_SCLK_MASK 0x00000020L
1521 #define DISP_MISC_CNTL__SOFT_RESET_SUBPIC_SCLK 0x00000020L
1522 #define DISP_MISC_CNTL__SOFT_RESET_OV0_SCLK_MASK 0x00000040L
1523 #define DISP_MISC_CNTL__SOFT_RESET_OV0_SCLK 0x00000040L
1524 #define DISP_MISC_CNTL__SYNC_STRENGTH_MASK 0x00000300L
1525 #define DISP_MISC_CNTL__SYNC_PAD_FLOP_EN_MASK 0x00000400L
1526 #define DISP_MISC_CNTL__SYNC_PAD_FLOP_EN 0x00000400L
1527 #define DISP_MISC_CNTL__SOFT_RESET_GRPH2_PP_MASK 0x00001000L
1528 #define DISP_MISC_CNTL__SOFT_RESET_GRPH2_PP 0x00001000L
1529 #define DISP_MISC_CNTL__SOFT_RESET_GRPH2_SCLK_MASK 0x00008000L
1530 #define DISP_MISC_CNTL__SOFT_RESET_GRPH2_SCLK 0x00008000L
1531 #define DISP_MISC_CNTL__SOFT_RESET_LVDS_MASK 0x00010000L
1532 #define DISP_MISC_CNTL__SOFT_RESET_LVDS 0x00010000L
1533 #define DISP_MISC_CNTL__SOFT_RESET_TMDS_MASK 0x00020000L
1534 #define DISP_MISC_CNTL__SOFT_RESET_TMDS 0x00020000L
1535 #define DISP_MISC_CNTL__SOFT_RESET_DIG_TMDS_MASK 0x00040000L
1536 #define DISP_MISC_CNTL__SOFT_RESET_DIG_TMDS 0x00040000L
1537 #define DISP_MISC_CNTL__SOFT_RESET_TV_MASK 0x00080000L
1538 #define DISP_MISC_CNTL__SOFT_RESET_TV 0x00080000L
1539 #define DISP_MISC_CNTL__PALETTE2_MEM_RD_MARGIN_MASK 0x00f00000L
1540 #define DISP_MISC_CNTL__PALETTE_MEM_RD_MARGIN_MASK 0x0f000000L
1541 #define DISP_MISC_CNTL__RMX_BUF_MEM_RD_MARGIN_MASK 0xf0000000L
1544 #define DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN_MASK 0x00000001L
1545 #define DISP_PWR_MAN__DISP_PWR_MAN_D3_CRTC_EN 0x00000001L
1546 #define DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN_MASK 0x00000010L
1547 #define DISP_PWR_MAN__DISP2_PWR_MAN_D3_CRTC2_EN 0x00000010L
1548 #define DISP_PWR_MAN__DISP_PWR_MAN_DPMS_MASK 0x00000300L
1549 #define DISP_PWR_MAN__DISP_D3_RST_MASK 0x00010000L
1550 #define DISP_PWR_MAN__DISP_D3_RST 0x00010000L
1551 #define DISP_PWR_MAN__DISP_D3_REG_RST_MASK 0x00020000L
1552 #define DISP_PWR_MAN__DISP_D3_REG_RST 0x00020000L
1553 #define DISP_PWR_MAN__DISP_D3_GRPH_RST_MASK 0x00040000L
1554 #define DISP_PWR_MAN__DISP_D3_GRPH_RST 0x00040000L
1555 #define DISP_PWR_MAN__DISP_D3_SUBPIC_RST_MASK 0x00080000L
1556 #define DISP_PWR_MAN__DISP_D3_SUBPIC_RST 0x00080000L
1557 #define DISP_PWR_MAN__DISP_D3_OV0_RST_MASK 0x00100000L
1558 #define DISP_PWR_MAN__DISP_D3_OV0_RST 0x00100000L
1559 #define DISP_PWR_MAN__DISP_D1D2_GRPH_RST_MASK 0x00200000L
1560 #define DISP_PWR_MAN__DISP_D1D2_GRPH_RST 0x00200000L
1561 #define DISP_PWR_MAN__DISP_D1D2_SUBPIC_RST_MASK 0x00400000L
1562 #define DISP_PWR_MAN__DISP_D1D2_SUBPIC_RST 0x00400000L
1563 #define DISP_PWR_MAN__DISP_D1D2_OV0_RST_MASK 0x00800000L
1564 #define DISP_PWR_MAN__DISP_D1D2_OV0_RST 0x00800000L
1565 #define DISP_PWR_MAN__DIG_TMDS_ENABLE_RST_MASK 0x01000000L
1566 #define DISP_PWR_MAN__DIG_TMDS_ENABLE_RST 0x01000000L
1567 #define DISP_PWR_MAN__TV_ENABLE_RST_MASK 0x02000000L
1568 #define DISP_PWR_MAN__TV_ENABLE_RST 0x02000000L
1569 #define DISP_PWR_MAN__AUTO_PWRUP_EN_MASK 0x04000000L
1570 #define DISP_PWR_MAN__AUTO_PWRUP_EN 0x04000000L
1573 #define MC_IND_INDEX__MC_IND_ADDR_MASK 0x0000001fL
1574 #define MC_IND_INDEX__MC_IND_WR_EN_MASK 0x00000100L
1575 #define MC_IND_INDEX__MC_IND_WR_EN 0x00000100L
1578 #define MC_IND_DATA__MC_IND_DATA_MASK 0xffffffffL
1580 // MC_CHP_IO_CNTL_A1
1581 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_CKA__SHIFT 0x00000000
1582 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_AA__SHIFT 0x00000001
1583 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_DQMA__SHIFT 0x00000002
1584 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_DQSA__SHIFT 0x00000003
1585 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_CKA__SHIFT 0x00000004
1586 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_AA__SHIFT 0x00000005
1587 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_DQMA__SHIFT 0x00000006
1588 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_DQSA__SHIFT 0x00000007
1589 #define MC_CHP_IO_CNTL_A1__MEM_PREAMP_AA__SHIFT 0x00000008
1590 #define MC_CHP_IO_CNTL_A1__MEM_PREAMP_DQMA__SHIFT 0x00000009
1591 #define MC_CHP_IO_CNTL_A1__MEM_PREAMP_DQSA__SHIFT 0x0000000a
1592 #define MC_CHP_IO_CNTL_A1__MEM_IO_MODEA__SHIFT 0x0000000c
1593 #define MC_CHP_IO_CNTL_A1__MEM_REC_CKA__SHIFT 0x0000000e
1594 #define MC_CHP_IO_CNTL_A1__MEM_REC_AA__SHIFT 0x00000010
1595 #define MC_CHP_IO_CNTL_A1__MEM_REC_DQMA__SHIFT 0x00000012
1596 #define MC_CHP_IO_CNTL_A1__MEM_REC_DQSA__SHIFT 0x00000014
1597 #define MC_CHP_IO_CNTL_A1__MEM_SYNC_PHASEA__SHIFT 0x00000016
1598 #define MC_CHP_IO_CNTL_A1__MEM_SYNC_CENTERA__SHIFT 0x00000017
1599 #define MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA__SHIFT 0x00000018
1600 #define MC_CHP_IO_CNTL_A1__MEM_CLK_SELA__SHIFT 0x0000001a
1601 #define MC_CHP_IO_CNTL_A1__MEM_CLK_INVA__SHIFT 0x0000001c
1602 #define MC_CHP_IO_CNTL_A1__MEM_DATA_ENIMP_A__SHIFT 0x0000001e
1603 #define MC_CHP_IO_CNTL_A1__MEM_CNTL_ENIMP_A__SHIFT 0x0000001f
1605 // MC_CHP_IO_CNTL_B1
1606 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_CKB__SHIFT 0x00000000
1607 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_AB__SHIFT 0x00000001
1608 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_DQMB__SHIFT 0x00000002
1609 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_DQSB__SHIFT 0x00000003
1610 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_CKB__SHIFT 0x00000004
1611 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_AB__SHIFT 0x00000005
1612 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_DQMB__SHIFT 0x00000006
1613 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_DQSB__SHIFT 0x00000007
1614 #define MC_CHP_IO_CNTL_B1__MEM_PREAMP_AB__SHIFT 0x00000008
1615 #define MC_CHP_IO_CNTL_B1__MEM_PREAMP_DQMB__SHIFT 0x00000009
1616 #define MC_CHP_IO_CNTL_B1__MEM_PREAMP_DQSB__SHIFT 0x0000000a
1617 #define MC_CHP_IO_CNTL_B1__MEM_IO_MODEB__SHIFT 0x0000000c
1618 #define MC_CHP_IO_CNTL_B1__MEM_REC_CKB__SHIFT 0x0000000e
1619 #define MC_CHP_IO_CNTL_B1__MEM_REC_AB__SHIFT 0x00000010
1620 #define MC_CHP_IO_CNTL_B1__MEM_REC_DQMB__SHIFT 0x00000012
1621 #define MC_CHP_IO_CNTL_B1__MEM_REC_DQSB__SHIFT 0x00000014
1622 #define MC_CHP_IO_CNTL_B1__MEM_SYNC_PHASEB__SHIFT 0x00000016
1623 #define MC_CHP_IO_CNTL_B1__MEM_SYNC_CENTERB__SHIFT 0x00000017
1624 #define MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB__SHIFT 0x00000018
1625 #define MC_CHP_IO_CNTL_B1__MEM_CLK_SELB__SHIFT 0x0000001a
1626 #define MC_CHP_IO_CNTL_B1__MEM_CLK_INVB__SHIFT 0x0000001c
1627 #define MC_CHP_IO_CNTL_B1__MEM_DATA_ENIMP_B__SHIFT 0x0000001e
1628 #define MC_CHP_IO_CNTL_B1__MEM_CNTL_ENIMP_B__SHIFT 0x0000001f
1630 // MC_CHP_IO_CNTL_A1
1631 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_CKA_MASK 0x00000001L
1632 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_CKA 0x00000001L
1633 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_AA_MASK 0x00000002L
1634 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_AA 0x00000002L
1635 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_DQMA_MASK 0x00000004L
1636 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_DQMA 0x00000004L
1637 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_DQSA_MASK 0x00000008L
1638 #define MC_CHP_IO_CNTL_A1__MEM_SLEWN_DQSA 0x00000008L
1639 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_CKA_MASK 0x00000010L
1640 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_CKA 0x00000010L
1641 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_AA_MASK 0x00000020L
1642 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_AA 0x00000020L
1643 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_DQMA_MASK 0x00000040L
1644 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_DQMA 0x00000040L
1645 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_DQSA_MASK 0x00000080L
1646 #define MC_CHP_IO_CNTL_A1__MEM_SLEWP_DQSA 0x00000080L
1647 #define MC_CHP_IO_CNTL_A1__MEM_PREAMP_AA_MASK 0x00000100L
1648 #define MC_CHP_IO_CNTL_A1__MEM_PREAMP_AA 0x00000100L
1649 #define MC_CHP_IO_CNTL_A1__MEM_PREAMP_DQMA_MASK 0x00000200L
1650 #define MC_CHP_IO_CNTL_A1__MEM_PREAMP_DQMA 0x00000200L
1651 #define MC_CHP_IO_CNTL_A1__MEM_PREAMP_DQSA_MASK 0x00000400L
1652 #define MC_CHP_IO_CNTL_A1__MEM_PREAMP_DQSA 0x00000400L
1653 #define MC_CHP_IO_CNTL_A1__MEM_IO_MODEA_MASK 0x00003000L
1654 #define MC_CHP_IO_CNTL_A1__MEM_REC_CKA_MASK 0x0000c000L
1655 #define MC_CHP_IO_CNTL_A1__MEM_REC_AA_MASK 0x00030000L
1656 #define MC_CHP_IO_CNTL_A1__MEM_REC_DQMA_MASK 0x000c0000L
1657 #define MC_CHP_IO_CNTL_A1__MEM_REC_DQSA_MASK 0x00300000L
1658 #define MC_CHP_IO_CNTL_A1__MEM_SYNC_PHASEA_MASK 0x00400000L
1659 #define MC_CHP_IO_CNTL_A1__MEM_SYNC_PHASEA 0x00400000L
1660 #define MC_CHP_IO_CNTL_A1__MEM_SYNC_CENTERA_MASK 0x00800000L
1661 #define MC_CHP_IO_CNTL_A1__MEM_SYNC_CENTERA 0x00800000L
1662 #define MC_CHP_IO_CNTL_A1__MEM_SYNC_ENA_MASK 0x03000000L
1663 #define MC_CHP_IO_CNTL_A1__MEM_CLK_SELA_MASK 0x0c000000L
1664 #define MC_CHP_IO_CNTL_A1__MEM_CLK_INVA_MASK 0x10000000L
1665 #define MC_CHP_IO_CNTL_A1__MEM_CLK_INVA 0x10000000L
1666 #define MC_CHP_IO_CNTL_A1__MEM_DATA_ENIMP_A_MASK 0x40000000L
1667 #define MC_CHP_IO_CNTL_A1__MEM_DATA_ENIMP_A 0x40000000L
1668 #define MC_CHP_IO_CNTL_A1__MEM_CNTL_ENIMP_A_MASK 0x80000000L
1669 #define MC_CHP_IO_CNTL_A1__MEM_CNTL_ENIMP_A 0x80000000L
1671 // MC_CHP_IO_CNTL_B1
1672 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_CKB_MASK 0x00000001L
1673 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_CKB 0x00000001L
1674 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_AB_MASK 0x00000002L
1675 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_AB 0x00000002L
1676 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_DQMB_MASK 0x00000004L
1677 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_DQMB 0x00000004L
1678 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_DQSB_MASK 0x00000008L
1679 #define MC_CHP_IO_CNTL_B1__MEM_SLEWN_DQSB 0x00000008L
1680 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_CKB_MASK 0x00000010L
1681 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_CKB 0x00000010L
1682 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_AB_MASK 0x00000020L
1683 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_AB 0x00000020L
1684 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_DQMB_MASK 0x00000040L
1685 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_DQMB 0x00000040L
1686 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_DQSB_MASK 0x00000080L
1687 #define MC_CHP_IO_CNTL_B1__MEM_SLEWP_DQSB 0x00000080L
1688 #define MC_CHP_IO_CNTL_B1__MEM_PREAMP_AB_MASK 0x00000100L
1689 #define MC_CHP_IO_CNTL_B1__MEM_PREAMP_AB 0x00000100L
1690 #define MC_CHP_IO_CNTL_B1__MEM_PREAMP_DQMB_MASK 0x00000200L
1691 #define MC_CHP_IO_CNTL_B1__MEM_PREAMP_DQMB 0x00000200L
1692 #define MC_CHP_IO_CNTL_B1__MEM_PREAMP_DQSB_MASK 0x00000400L
1693 #define MC_CHP_IO_CNTL_B1__MEM_PREAMP_DQSB 0x00000400L
1694 #define MC_CHP_IO_CNTL_B1__MEM_IO_MODEB_MASK 0x00003000L
1695 #define MC_CHP_IO_CNTL_B1__MEM_REC_CKB_MASK 0x0000c000L
1696 #define MC_CHP_IO_CNTL_B1__MEM_REC_AB_MASK 0x00030000L
1697 #define MC_CHP_IO_CNTL_B1__MEM_REC_DQMB_MASK 0x000c0000L
1698 #define MC_CHP_IO_CNTL_B1__MEM_REC_DQSB_MASK 0x00300000L
1699 #define MC_CHP_IO_CNTL_B1__MEM_SYNC_PHASEB_MASK 0x00400000L
1700 #define MC_CHP_IO_CNTL_B1__MEM_SYNC_PHASEB 0x00400000L
1701 #define MC_CHP_IO_CNTL_B1__MEM_SYNC_CENTERB_MASK 0x00800000L
1702 #define MC_CHP_IO_CNTL_B1__MEM_SYNC_CENTERB 0x00800000L
1703 #define MC_CHP_IO_CNTL_B1__MEM_SYNC_ENB_MASK 0x03000000L
1704 #define MC_CHP_IO_CNTL_B1__MEM_CLK_SELB_MASK 0x0c000000L
1705 #define MC_CHP_IO_CNTL_B1__MEM_CLK_INVB_MASK 0x10000000L
1706 #define MC_CHP_IO_CNTL_B1__MEM_CLK_INVB 0x10000000L
1707 #define MC_CHP_IO_CNTL_B1__MEM_DATA_ENIMP_B_MASK 0x40000000L
1708 #define MC_CHP_IO_CNTL_B1__MEM_DATA_ENIMP_B 0x40000000L
1709 #define MC_CHP_IO_CNTL_B1__MEM_CNTL_ENIMP_B_MASK 0x80000000L
1710 #define MC_CHP_IO_CNTL_B1__MEM_CNTL_ENIMP_B 0x80000000L
1712 // MEM_SDRAM_MODE_REG
1713 #define MEM_SDRAM_MODE_REG__MEM_MODE_REG_MASK 0x00007fffL
1714 #define MEM_SDRAM_MODE_REG__MEM_WR_LATENCY_MASK 0x000f0000L
1715 #define MEM_SDRAM_MODE_REG__MEM_CAS_LATENCY_MASK 0x00700000L
1716 #define MEM_SDRAM_MODE_REG__MEM_CMD_LATENCY_MASK 0x00800000L
1717 #define MEM_SDRAM_MODE_REG__MEM_CMD_LATENCY 0x00800000L
1718 #define MEM_SDRAM_MODE_REG__MEM_STR_LATENCY_MASK 0x01000000L
1719 #define MEM_SDRAM_MODE_REG__MEM_STR_LATENCY 0x01000000L
1720 #define MEM_SDRAM_MODE_REG__MEM_FALL_OUT_CMD_MASK 0x02000000L
1721 #define MEM_SDRAM_MODE_REG__MEM_FALL_OUT_CMD 0x02000000L
1722 #define MEM_SDRAM_MODE_REG__MEM_FALL_OUT_DATA_MASK 0x04000000L
1723 #define MEM_SDRAM_MODE_REG__MEM_FALL_OUT_DATA 0x04000000L
1724 #define MEM_SDRAM_MODE_REG__MEM_FALL_OUT_STR_MASK 0x08000000L
1725 #define MEM_SDRAM_MODE_REG__MEM_FALL_OUT_STR 0x08000000L
1726 #define MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE_MASK 0x10000000L
1727 #define MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE 0x10000000L
1728 #define MEM_SDRAM_MODE_REG__MEM_DDR_DLL_MASK 0x20000000L
1729 #define MEM_SDRAM_MODE_REG__MEM_DDR_DLL 0x20000000L
1730 #define MEM_SDRAM_MODE_REG__MEM_CFG_TYPE_MASK 0x40000000L
1731 #define MEM_SDRAM_MODE_REG__MEM_CFG_TYPE 0x40000000L
1732 #define MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET_MASK 0x80000000L
1733 #define MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET 0x80000000L
1735 // MEM_SDRAM_MODE_REG
1736 #define MEM_SDRAM_MODE_REG__MEM_MODE_REG__SHIFT 0x00000000
1737 #define MEM_SDRAM_MODE_REG__MEM_WR_LATENCY__SHIFT 0x00000010
1738 #define MEM_SDRAM_MODE_REG__MEM_CAS_LATENCY__SHIFT 0x00000014
1739 #define MEM_SDRAM_MODE_REG__MEM_CMD_LATENCY__SHIFT 0x00000017
1740 #define MEM_SDRAM_MODE_REG__MEM_STR_LATENCY__SHIFT 0x00000018
1741 #define MEM_SDRAM_MODE_REG__MEM_FALL_OUT_CMD__SHIFT 0x00000019
1742 #define MEM_SDRAM_MODE_REG__MEM_FALL_OUT_DATA__SHIFT 0x0000001a
1743 #define MEM_SDRAM_MODE_REG__MEM_FALL_OUT_STR__SHIFT 0x0000001b
1744 #define MEM_SDRAM_MODE_REG__MC_INIT_COMPLETE__SHIFT 0x0000001c
1745 #define MEM_SDRAM_MODE_REG__MEM_DDR_DLL__SHIFT 0x0000001d
1746 #define MEM_SDRAM_MODE_REG__MEM_CFG_TYPE__SHIFT 0x0000001e
1747 #define MEM_SDRAM_MODE_REG__MEM_SDRAM_RESET__SHIFT 0x0000001f
1750 #define MEM_REFRESH_CNTL__MEM_REFRESH_RATE_MASK 0x000000ffL
1751 #define MEM_REFRESH_CNTL__MEM_REFRESH_DIS_MASK 0x00000100L
1752 #define MEM_REFRESH_CNTL__MEM_REFRESH_DIS 0x00000100L
1753 #define MEM_REFRESH_CNTL__MEM_DYNAMIC_CKE_MASK 0x00000200L
1754 #define MEM_REFRESH_CNTL__MEM_DYNAMIC_CKE 0x00000200L
1755 #define MEM_REFRESH_CNTL__MEM_TRFC_MASK 0x0000f000L
1756 #define MEM_REFRESH_CNTL__MEM_CLKA0_ENABLE_MASK 0x00010000L
1757 #define MEM_REFRESH_CNTL__MEM_CLKA0_ENABLE 0x00010000L
1758 #define MEM_REFRESH_CNTL__MEM_CLKA0b_ENABLE_MASK 0x00020000L
1759 #define MEM_REFRESH_CNTL__MEM_CLKA0b_ENABLE 0x00020000L
1760 #define MEM_REFRESH_CNTL__MEM_CLKA1_ENABLE_MASK 0x00040000L
1761 #define MEM_REFRESH_CNTL__MEM_CLKA1_ENABLE 0x00040000L
1762 #define MEM_REFRESH_CNTL__MEM_CLKA1b_ENABLE_MASK 0x00080000L
1763 #define MEM_REFRESH_CNTL__MEM_CLKA1b_ENABLE 0x00080000L
1764 #define MEM_REFRESH_CNTL__MEM_CLKAFB_ENABLE_MASK 0x00100000L
1765 #define MEM_REFRESH_CNTL__MEM_CLKAFB_ENABLE 0x00100000L
1766 #define MEM_REFRESH_CNTL__DLL_FB_SLCT_CKA_MASK 0x00c00000L
1767 #define MEM_REFRESH_CNTL__MEM_CLKB0_ENABLE_MASK 0x01000000L
1768 #define MEM_REFRESH_CNTL__MEM_CLKB0_ENABLE 0x01000000L
1769 #define MEM_REFRESH_CNTL__MEM_CLKB0b_ENABLE_MASK 0x02000000L
1770 #define MEM_REFRESH_CNTL__MEM_CLKB0b_ENABLE 0x02000000L
1771 #define MEM_REFRESH_CNTL__MEM_CLKB1_ENABLE_MASK 0x04000000L
1772 #define MEM_REFRESH_CNTL__MEM_CLKB1_ENABLE 0x04000000L
1773 #define MEM_REFRESH_CNTL__MEM_CLKB1b_ENABLE_MASK 0x08000000L
1774 #define MEM_REFRESH_CNTL__MEM_CLKB1b_ENABLE 0x08000000L
1775 #define MEM_REFRESH_CNTL__MEM_CLKBFB_ENABLE_MASK 0x10000000L
1776 #define MEM_REFRESH_CNTL__MEM_CLKBFB_ENABLE 0x10000000L
1777 #define MEM_REFRESH_CNTL__DLL_FB_SLCT_CKB_MASK 0xc0000000L
1780 #define MC_STATUS__MEM_PWRUP_COMPL_A_MASK 0x00000001L
1781 #define MC_STATUS__MEM_PWRUP_COMPL_A 0x00000001L
1782 #define MC_STATUS__MEM_PWRUP_COMPL_B_MASK 0x00000002L
1783 #define MC_STATUS__MEM_PWRUP_COMPL_B 0x00000002L
1784 #define MC_STATUS__MC_IDLE_MASK 0x00000004L
1785 #define MC_STATUS__MC_IDLE 0x00000004L
1786 #define MC_STATUS__IMP_N_VALUE_R_BACK_MASK 0x00000078L
1787 #define MC_STATUS__IMP_P_VALUE_R_BACK_MASK 0x00000780L
1788 #define MC_STATUS__TEST_OUT_R_BACK_MASK 0x00000800L
1789 #define MC_STATUS__TEST_OUT_R_BACK 0x00000800L
1790 #define MC_STATUS__DUMMY_OUT_R_BACK_MASK 0x00001000L
1791 #define MC_STATUS__DUMMY_OUT_R_BACK 0x00001000L
1792 #define MC_STATUS__IMP_N_VALUE_A_R_BACK_MASK 0x0001e000L
1793 #define MC_STATUS__IMP_P_VALUE_A_R_BACK_MASK 0x001e0000L
1794 #define MC_STATUS__IMP_N_VALUE_CK_R_BACK_MASK 0x01e00000L
1795 #define MC_STATUS__IMP_P_VALUE_CK_R_BACK_MASK 0x1e000000L
1798 #define MDLL_CKO__MCKOA_SLEEP_MASK 0x00000001L
1799 #define MDLL_CKO__MCKOA_SLEEP 0x00000001L
1800 #define MDLL_CKO__MCKOA_RESET_MASK 0x00000002L
1801 #define MDLL_CKO__MCKOA_RESET 0x00000002L
1802 #define MDLL_CKO__MCKOA_RANGE_MASK 0x0000000cL
1803 #define MDLL_CKO__ERSTA_SOUTSEL_MASK 0x00000030L
1804 #define MDLL_CKO__MCKOA_FB_SEL_MASK 0x000000c0L
1805 #define MDLL_CKO__MCKOA_REF_SKEW_MASK 0x00000700L
1806 #define MDLL_CKO__MCKOA_FB_SKEW_MASK 0x00007000L
1807 #define MDLL_CKO__MCKOA_BP_SEL_MASK 0x00008000L
1808 #define MDLL_CKO__MCKOA_BP_SEL 0x00008000L
1809 #define MDLL_CKO__MCKOB_SLEEP_MASK 0x00010000L
1810 #define MDLL_CKO__MCKOB_SLEEP 0x00010000L
1811 #define MDLL_CKO__MCKOB_RESET_MASK 0x00020000L
1812 #define MDLL_CKO__MCKOB_RESET 0x00020000L
1813 #define MDLL_CKO__MCKOB_RANGE_MASK 0x000c0000L
1814 #define MDLL_CKO__ERSTB_SOUTSEL_MASK 0x00300000L
1815 #define MDLL_CKO__MCKOB_FB_SEL_MASK 0x00c00000L
1816 #define MDLL_CKO__MCKOB_REF_SKEW_MASK 0x07000000L
1817 #define MDLL_CKO__MCKOB_FB_SKEW_MASK 0x70000000L
1818 #define MDLL_CKO__MCKOB_BP_SEL_MASK 0x80000000L
1819 #define MDLL_CKO__MCKOB_BP_SEL 0x80000000L
1822 #define MDLL_RDCKA__MRDCKA0_SLEEP_MASK 0x00000001L
1823 #define MDLL_RDCKA__MRDCKA0_SLEEP 0x00000001L
1824 #define MDLL_RDCKA__MRDCKA0_RESET_MASK 0x00000002L
1825 #define MDLL_RDCKA__MRDCKA0_RESET 0x00000002L
1826 #define MDLL_RDCKA__MRDCKA0_RANGE_MASK 0x0000000cL
1827 #define MDLL_RDCKA__MRDCKA0_REF_SEL_MASK 0x00000030L
1828 #define MDLL_RDCKA__MRDCKA0_FB_SEL_MASK 0x000000c0L
1829 #define MDLL_RDCKA__MRDCKA0_REF_SKEW_MASK 0x00000700L
1830 #define MDLL_RDCKA__MRDCKA0_SINSEL_MASK 0x00000800L
1831 #define MDLL_RDCKA__MRDCKA0_SINSEL 0x00000800L
1832 #define MDLL_RDCKA__MRDCKA0_FB_SKEW_MASK 0x00007000L
1833 #define MDLL_RDCKA__MRDCKA0_BP_SEL_MASK 0x00008000L
1834 #define MDLL_RDCKA__MRDCKA0_BP_SEL 0x00008000L
1835 #define MDLL_RDCKA__MRDCKA1_SLEEP_MASK 0x00010000L
1836 #define MDLL_RDCKA__MRDCKA1_SLEEP 0x00010000L
1837 #define MDLL_RDCKA__MRDCKA1_RESET_MASK 0x00020000L
1838 #define MDLL_RDCKA__MRDCKA1_RESET 0x00020000L
1839 #define MDLL_RDCKA__MRDCKA1_RANGE_MASK 0x000c0000L
1840 #define MDLL_RDCKA__MRDCKA1_REF_SEL_MASK 0x00300000L
1841 #define MDLL_RDCKA__MRDCKA1_FB_SEL_MASK 0x00c00000L
1842 #define MDLL_RDCKA__MRDCKA1_REF_SKEW_MASK 0x07000000L
1843 #define MDLL_RDCKA__MRDCKA1_SINSEL_MASK 0x08000000L
1844 #define MDLL_RDCKA__MRDCKA1_SINSEL 0x08000000L
1845 #define MDLL_RDCKA__MRDCKA1_FB_SKEW_MASK 0x70000000L
1846 #define MDLL_RDCKA__MRDCKA1_BP_SEL_MASK 0x80000000L
1847 #define MDLL_RDCKA__MRDCKA1_BP_SEL 0x80000000L
1850 #define MDLL_RDCKB__MRDCKB0_SLEEP_MASK 0x00000001L
1851 #define MDLL_RDCKB__MRDCKB0_SLEEP 0x00000001L
1852 #define MDLL_RDCKB__MRDCKB0_RESET_MASK 0x00000002L
1853 #define MDLL_RDCKB__MRDCKB0_RESET 0x00000002L
1854 #define MDLL_RDCKB__MRDCKB0_RANGE_MASK 0x0000000cL
1855 #define MDLL_RDCKB__MRDCKB0_REF_SEL_MASK 0x00000030L
1856 #define MDLL_RDCKB__MRDCKB0_FB_SEL_MASK 0x000000c0L
1857 #define MDLL_RDCKB__MRDCKB0_REF_SKEW_MASK 0x00000700L
1858 #define MDLL_RDCKB__MRDCKB0_SINSEL_MASK 0x00000800L
1859 #define MDLL_RDCKB__MRDCKB0_SINSEL 0x00000800L
1860 #define MDLL_RDCKB__MRDCKB0_FB_SKEW_MASK 0x00007000L
1861 #define MDLL_RDCKB__MRDCKB0_BP_SEL_MASK 0x00008000L
1862 #define MDLL_RDCKB__MRDCKB0_BP_SEL 0x00008000L
1863 #define MDLL_RDCKB__MRDCKB1_SLEEP_MASK 0x00010000L
1864 #define MDLL_RDCKB__MRDCKB1_SLEEP 0x00010000L
1865 #define MDLL_RDCKB__MRDCKB1_RESET_MASK 0x00020000L
1866 #define MDLL_RDCKB__MRDCKB1_RESET 0x00020000L
1867 #define MDLL_RDCKB__MRDCKB1_RANGE_MASK 0x000c0000L
1868 #define MDLL_RDCKB__MRDCKB1_REF_SEL_MASK 0x00300000L
1869 #define MDLL_RDCKB__MRDCKB1_FB_SEL_MASK 0x00c00000L
1870 #define MDLL_RDCKB__MRDCKB1_REF_SKEW_MASK 0x07000000L
1871 #define MDLL_RDCKB__MRDCKB1_SINSEL_MASK 0x08000000L
1872 #define MDLL_RDCKB__MRDCKB1_SINSEL 0x08000000L
1873 #define MDLL_RDCKB__MRDCKB1_FB_SKEW_MASK 0x70000000L
1874 #define MDLL_RDCKB__MRDCKB1_BP_SEL_MASK 0x80000000L
1875 #define MDLL_RDCKB__MRDCKB1_BP_SEL 0x80000000L
1877 #define pllVCLK_ECP_CNTL 0x0008
1878 #define pllDISP_TEST_MACRO_RW_WRITE 0x001A
1879 #define pllDISP_TEST_MACRO_RW_READ 0x001B
1880 #define pllDISP_TEST_MACRO_RW_DATA 0x001C
1881 #define pllDISP_TEST_MACRO_RW_CNTL 0x001D
1882 #define pllPIXCLKS_CNTL 0x002D
1883 #define pllPPLL_DIV_0 0x0004
1884 #define pllPPLL_DIV_1 0x0005
1885 #define pllPPLL_DIV_2 0x0006
1886 #define pllPPLL_DIV_3 0x0007
1887 #define pllHTOTAL_CNTL 0x0009
1888 #define pllPLL_TEST_CNTL_M6 0x0013
1889 #define pllP2PLL_DIV_0 0x002C
1890 #define pllHTOTAL2_CNTL 0x002E
1891 #define pllCLK_PIN_CNTL 0x0001
1892 #define pllPPLL_CNTL 0x0002
1893 #define pllPPLL_REF_DIV 0x0003
1894 #define pllSPLL_CNTL 0x000C
1895 #define pllSPLL_AUX_CNTL 0x0024
1896 #define pllSCLK_CNTL_M6 0x000D
1897 #define pllAGP_PLL_CNTL 0x000B
1898 #define pllTV_PLL_FINE_CNTL 0x0020
1899 #define pllTV_PLL_CNTL 0x0021
1900 #define pllTV_PLL_CNTL1 0x0022
1901 #define pllTV_DTO_INCREMENTS 0x0023
1902 #define pllP2PLL_CNTL 0x002A
1903 #define pllP2PLL_REF_DIV 0x002B
1904 #define pllSSPLL_CNTL 0x0030
1905 #define pllSSPLL_REF_DIV 0x0031
1906 #define pllSSPLL_DIV_0 0x0032
1907 #define pllSS_INT_CNTL 0x0033
1908 #define pllSS_TST_CNTL 0x0034
1909 #define pllSCLK_MORE_CNTL 0x0035
1910 #define pllCLK_PWRMGT_CNTL_M6 0x0014
1911 #define pllPLL_PWRMGT_CNTL 0x0015
1912 #define pllM_SPLL_REF_FB_DIV 0x000A
1913 #define pllMPLL_CNTL 0x000E
1914 #define pllMPLL_AUX_CNTL 0x0025
1915 #define pllMDLL_CKO 0x000F
1916 #define pllMDLL_RDCKA 0x0010
1917 #define pllMDLL_RDCKB 0x0011
1918 #define pllMCLK_CNTL_M6 0x0012
1919 #define pllMCLK_MISC 0x001F
1920 #define pllCG_TEST_MACRO_RW_WRITE 0x0016
1921 #define pllCG_TEST_MACRO_RW_READ 0x0017
1922 #define pllCG_TEST_MACRO_RW_DATA 0x0018
1923 #define pllCG_TEST_MACRO_RW_CNTL 0x0019
1925 #define ixMC_PERF_CNTL 0x0000
1926 #define ixMC_PERF_SEL 0x0001
1927 #define ixMC_PERF_REGION_0 0x0002
1928 #define ixMC_PERF_REGION_1 0x0003
1929 #define ixMC_PERF_COUNT_0 0x0004
1930 #define ixMC_PERF_COUNT_1 0x0005
1931 #define ixMC_PERF_COUNT_2 0x0006
1932 #define ixMC_PERF_COUNT_3 0x0007
1933 #define ixMC_PERF_COUNT_MEMCH_A 0x0008
1934 #define ixMC_PERF_COUNT_MEMCH_B 0x0009
1935 #define ixMC_IMP_CNTL 0x000A
1936 #define ixMC_CHP_IO_CNTL_A0 0x000B
1937 #define ixMC_CHP_IO_CNTL_A1 0x000C
1938 #define ixMC_CHP_IO_CNTL_B0 0x000D
1939 #define ixMC_CHP_IO_CNTL_B1 0x000E
1940 #define ixMC_IMP_CNTL_0 0x000F
1941 #define ixTC_MISMATCH_1 0x0010
1942 #define ixTC_MISMATCH_2 0x0011
1943 #define ixMC_BIST_CTRL 0x0012
1944 #define ixREG_COLLAR_WRITE 0x0013
1945 #define ixREG_COLLAR_READ 0x0014
1950 #endif /* _RADEON_H */