fedora core 6 1.2949 + vserver 2.2.0
[linux-2.6.git] / arch / arm / mm / proc-arm720.S
index 3bddde0..dc763be 100644 (file)
@@ -4,6 +4,7 @@
  *  Copyright (C) 2000 Steve Hill (sjhill@cotw.com)
  *                     Rob Scott (rscott@mtrob.fdns.net)
  *  Copyright (C) 2000 ARM Limited, Deep Blue Solutions Ltd.
+ *  hacked for non-paged-MM by Hyok S. Choi, 2004.
  *
  * This program is free software; you can redistribute it and/or modify
  * it under the terms of the GNU General Public License as published by
  *                     out of 'proc-arm6,7.S' per RMK discussion
  *   07-25-2000 SJH    Added idle function.
  *   08-25-2000        DBS     Updated for integration of ARM Ltd version.
+ *   04-20-2004 HSC    modified for non-paged memory management mode.
  */
 #include <linux/linkage.h>
 #include <linux/init.h>
 #include <asm/assembler.h>
-#include <asm/constants.h>
+#include <asm/asm-offsets.h>
+#include <asm/elf.h>
+#include <asm/pgtable-hwdef.h>
 #include <asm/pgtable.h>
-#include <asm/procinfo.h>
 #include <asm/ptrace.h>
-#include <asm/hardware.h>
+
+#include "proc-macros.S"
 
 /*
  * Function: arm720_proc_init (void)
@@ -75,20 +79,23 @@ ENTRY(cpu_arm720_do_idle)
  *          the new.
  */
 ENTRY(cpu_arm720_switch_mm)
+#ifdef CONFIG_MMU
                mov     r1, #0
                mcr     p15, 0, r1, c7, c7, 0           @ invalidate cache
                mcr     p15, 0, r0, c2, c0, 0           @ update page table ptr
                mcr     p15, 0, r1, c8, c7, 0           @ flush TLB (v4)
+#endif
                mov     pc, lr
 
 /*
- * Function: arm720_set_pte(pte_t *ptep, pte_t pte)
+ * Function: arm720_set_pte_ext(pte_t *ptep, pte_t pte, unsigned int ext)
  * Params  : r0 = Address to set
  *        : r1 = value to set
  * Purpose : Set a PTE and flush it out of any WB cache
  */
                .align  5
-ENTRY(cpu_arm720_set_pte)
+ENTRY(cpu_arm720_set_pte_ext)
+#ifdef CONFIG_MMU
                str     r1, [r0], #-2048                @ linux version
 
                eor     r1, r1, #L_PTE_PRESENT | L_PTE_YOUNG | L_PTE_WRITE | L_PTE_DIRTY
@@ -107,6 +114,7 @@ ENTRY(cpu_arm720_set_pte)
                movne   r2, #0
 
                str     r2, [r0]                        @ hardware version
+#endif
                mov     pc, lr
 
 /*
@@ -117,44 +125,69 @@ ENTRY(cpu_arm720_set_pte)
 ENTRY(cpu_arm720_reset)
                mov     ip, #0
                mcr     p15, 0, ip, c7, c7, 0           @ invalidate cache
+#ifdef CONFIG_MMU
                mcr     p15, 0, ip, c8, c7, 0           @ flush TLB (v4)
+#endif
                mrc     p15, 0, ip, c1, c0, 0           @ get ctrl register
                bic     ip, ip, #0x000f                 @ ............wcam
                bic     ip, ip, #0x2100                 @ ..v....s........
                mcr     p15, 0, ip, c1, c0, 0           @ ctrl register
                mov     pc, r0
 
-               __INIT
-
-               .type   __arm710_setup, #function
-__arm710_setup:        mov     r0, #0
-               mcr     p15, 0, r0, c7, c7, 0           @ invalidate caches
-               mcr     p15, 0, r0, c8, c7, 0           @ flush TLB (v4)
-               mcr     p15, 0, r4, c2, c0              @ load page table pointer
-               mov     r0, #0x1f                       @ Domains 0, 1 = client
-               mcr     p15, 0, r0, c3, c0              @ load domain access register
-
-               mrc     p15, 0, r0, c1, c0              @ get control register
-               bic     r0, r0, #0x0e00                 @ ..V. ..RS BLDP WCAM
-               orr     r0, r0, #0x0100                 @ .... .... .111 .... (old)
-               orr     r0, r0, #0x003d                 @ .... ..01 ..11 1101 (new)
-               mov     pc, lr                          @ __ret (head-armv.S)
-               .size   __arm710_setup, . - __arm710_setup
-
-               .type   __arm720_setup, #function
-__arm720_setup:        mov     r0, #0
-               mcr     p15, 0, r0, c7, c7, 0           @ invalidate caches
-               mcr     p15, 0, r0, c8, c7, 0           @ flush TLB (v4)
-               mcr     p15, 0, r4, c2, c0              @ load page table pointer
-               mov     r0, #0x1f                       @ Domains 0, 1 = client
-               mcr     p15, 0, r0, c3, c0              @ load domain access register
-
-               mrc     p15, 0, r0, c1, c0              @ get control register
-               bic     r0, r0, #0x0e00                 @ ..V. ..RS BLDP WCAM
-               orr     r0, r0, #0x2100                 @ .... .... .111 .... (old)
-               orr     r0, r0, #0x003d                 @ ..1. ..01 ..11 1101 (new)
-               mov     pc, lr                          @ __ret (head-armv.S)
-               .size   __arm720_setup, . - __arm720_setup
+       __INIT
+
+       .type   __arm710_setup, #function
+__arm710_setup:
+       mov     r0, #0
+       mcr     p15, 0, r0, c7, c7, 0           @ invalidate caches
+#ifdef CONFIG_MMU
+       mcr     p15, 0, r0, c8, c7, 0           @ flush TLB (v4)
+#endif
+       mrc     p15, 0, r0, c1, c0              @ get control register
+       ldr     r5, arm710_cr1_clear
+       bic     r0, r0, r5
+       ldr     r5, arm710_cr1_set
+       orr     r0, r0, r5
+       mov     pc, lr                          @ __ret (head.S)
+       .size   __arm710_setup, . - __arm710_setup
+
+       /*
+        *  R
+        * .RVI ZFRS BLDP WCAM
+        * .... 0001 ..11 1101
+        * 
+        */
+       .type   arm710_cr1_clear, #object
+       .type   arm710_cr1_set, #object
+arm710_cr1_clear:
+       .word   0x0f3f
+arm710_cr1_set:
+       .word   0x013d
+
+       .type   __arm720_setup, #function
+__arm720_setup:
+       mov     r0, #0
+       mcr     p15, 0, r0, c7, c7, 0           @ invalidate caches
+#ifdef CONFIG_MMU
+       mcr     p15, 0, r0, c8, c7, 0           @ flush TLB (v4)
+#endif
+       adr     r5, arm720_crval
+       ldmia   r5, {r5, r6}
+       mrc     p15, 0, r0, c1, c0              @ get control register
+       bic     r0, r0, r5
+       orr     r0, r0, r6
+       mov     pc, lr                          @ __ret (head.S)
+       .size   __arm720_setup, . - __arm720_setup
+
+       /*
+        *  R
+        * .RVI ZFRS BLDP WCAM
+        * ..1. 1001 ..11 1101
+        * 
+        */
+       .type   arm720_crval, #object
+arm720_crval:
+       crval   clear=0x00002f3f, mmuset=0x0000213d, ucset=0x00000130
 
                __INITDATA
 
@@ -171,7 +204,7 @@ ENTRY(arm720_processor_functions)
                .word   cpu_arm720_do_idle
                .word   cpu_arm720_dcache_clean_area
                .word   cpu_arm720_switch_mm
-               .word   cpu_arm720_set_pte
+               .word   cpu_arm720_set_pte_ext
                .size   arm720_processor_functions, . - arm720_processor_functions
 
                .section ".rodata"
@@ -200,13 +233,22 @@ cpu_arm720_name:
  * See linux/include/asm-arm/procinfo.h for a definition of this structure.
  */
        
-               .section ".proc.info", #alloc, #execinstr
+               .section ".proc.info.init", #alloc, #execinstr
 
                .type   __arm710_proc_info, #object
 __arm710_proc_info:
                .long   0x41807100                              @ cpu_val
                .long   0xffffff00                              @ cpu_mask
-               .long   0x00000c1e                              @ section_mmu_flags
+               .long   PMD_TYPE_SECT | \
+                       PMD_SECT_BUFFERABLE | \
+                       PMD_SECT_CACHEABLE | \
+                       PMD_BIT4 | \
+                       PMD_SECT_AP_WRITE | \
+                       PMD_SECT_AP_READ
+               .long   PMD_TYPE_SECT | \
+                       PMD_BIT4 | \
+                       PMD_SECT_AP_WRITE | \
+                       PMD_SECT_AP_READ
                b       __arm710_setup                          @ cpu_flush
                .long   cpu_arch_name                           @ arch_name
                .long   cpu_elf_name                            @ elf_name
@@ -222,7 +264,16 @@ __arm710_proc_info:
 __arm720_proc_info:
                .long   0x41807200                              @ cpu_val
                .long   0xffffff00                              @ cpu_mask
-               .long   0x00000c1e                              @ section_mmu_flags
+               .long   PMD_TYPE_SECT | \
+                       PMD_SECT_BUFFERABLE | \
+                       PMD_SECT_CACHEABLE | \
+                       PMD_BIT4 | \
+                       PMD_SECT_AP_WRITE | \
+                       PMD_SECT_AP_READ
+               .long   PMD_TYPE_SECT | \
+                       PMD_BIT4 | \
+                       PMD_SECT_AP_WRITE | \
+                       PMD_SECT_AP_READ
                b       __arm720_setup                          @ cpu_flush
                .long   cpu_arch_name                           @ arch_name
                .long   cpu_elf_name                            @ elf_name