This commit was manufactured by cvs2svn to create branch 'vserver'.
[linux-2.6.git] / arch / ppc / platforms / lopec.c
1 /*
2  * arch/ppc/platforms/lopec.c
3  *
4  * Setup routines for the Motorola LoPEC.
5  *
6  * Author: Dan Cox
7  * Maintainer: Tom Rini <trini@kernel.crashing.org>
8  *
9  * 2001-2004 (c) MontaVista, Software, Inc.  This file is licensed under
10  * the terms of the GNU General Public License version 2.  This program
11  * is licensed "as is" without any warranty of any kind, whether express
12  * or implied.
13  */
14
15 #include <linux/config.h>
16 #include <linux/types.h>
17 #include <linux/delay.h>
18 #include <linux/pci_ids.h>
19 #include <linux/ioport.h>
20 #include <linux/init.h>
21 #include <linux/ide.h>
22 #include <linux/seq_file.h>
23 #include <linux/initrd.h>
24 #include <linux/console.h>
25 #include <linux/root_dev.h>
26 #include <linux/pci.h>
27
28 #include <asm/machdep.h>
29 #include <asm/pci-bridge.h>
30 #include <asm/io.h>
31 #include <asm/open_pic.h>
32 #include <asm/i8259.h>
33 #include <asm/todc.h>
34 #include <asm/bootinfo.h>
35 #include <asm/mpc10x.h>
36 #include <asm/hw_irq.h>
37 #include <asm/prep_nvram.h>
38 #include <asm/kgdb.h>
39
40 /*
41  * Define all of the IRQ senses and polarities.  Taken from the
42  * LoPEC Programmer's Reference Guide.
43  */
44 static u_char lopec_openpic_initsenses[16] __initdata = {
45         (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE),      /* IRQ 0 */
46         (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE),      /* IRQ 1 */
47         (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE),      /* IRQ 2 */
48         (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE),      /* IRQ 3 */
49         (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE),      /* IRQ 4 */
50         (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE),      /* IRQ 5 */
51         (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE),      /* IRQ 6 */
52         (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE),      /* IRQ 7 */
53         (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE),      /* IRQ 8 */
54         (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE),      /* IRQ 9 */
55         (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE),      /* IRQ 10 */
56         (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE),      /* IRQ 11 */
57         (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE),      /* IRQ 12 */
58         (IRQ_SENSE_LEVEL | IRQ_POLARITY_POSITIVE),      /* IRQ 13 */
59         (IRQ_SENSE_EDGE | IRQ_POLARITY_NEGATIVE),       /* IRQ 14 */
60         (IRQ_SENSE_LEVEL | IRQ_POLARITY_NEGATIVE)       /* IRQ 15 */
61 };
62
63 static inline int __init
64 lopec_map_irq(struct pci_dev *dev, unsigned char idsel, unsigned char pin)
65 {
66         int irq;
67         static char pci_irq_table[][4] = {
68                 {16, 0, 0, 0}, /* ID 11 - Winbond */
69                 {22, 0, 0, 0}, /* ID 12 - SCSI */
70                 {0, 0, 0, 0}, /* ID 13 - nothing */
71                 {17, 0, 0, 0}, /* ID 14 - 82559 Ethernet */
72                 {27, 0, 0, 0}, /* ID 15 - USB */
73                 {23, 0, 0, 0}, /* ID 16 - PMC slot 1 */
74                 {24, 0, 0, 0}, /* ID 17 - PMC slot 2 */
75                 {25, 0, 0, 0}, /* ID 18 - PCI slot */
76                 {0, 0, 0, 0}, /* ID 19 - nothing */
77                 {0, 0, 0, 0}, /* ID 20 - nothing */
78                 {0, 0, 0, 0}, /* ID 21 - nothing */
79                 {0, 0, 0, 0}, /* ID 22 - nothing */
80                 {0, 0, 0, 0}, /* ID 23 - nothing */
81                 {0, 0, 0, 0}, /* ID 24 - PMC slot 1b */
82                 {0, 0, 0, 0}, /* ID 25 - nothing */
83                 {0, 0, 0, 0}  /* ID 26 - PMC Slot 2b */
84         };
85         const long min_idsel = 11, max_idsel = 26, irqs_per_slot = 4;
86
87         irq = PCI_IRQ_TABLE_LOOKUP;
88         if (!irq)
89                 return 0;
90
91         return irq;
92 }
93
94 static void __init
95 lopec_setup_winbond_83553(struct pci_controller *hose)
96 {
97         int devfn;
98
99         devfn = PCI_DEVFN(11,0);
100
101         /* IDE interrupt routing (primary 14, secondary 15) */
102         early_write_config_byte(hose, 0, devfn, 0x43, 0xef);
103         /* PCI interrupt routing */
104         early_write_config_word(hose, 0, devfn, 0x44, 0x0000);
105
106         /* ISA-PCI address decoder */
107         early_write_config_byte(hose, 0, devfn, 0x48, 0xf0);
108
109         /* RTC, kb, not used in PPC */
110         early_write_config_byte(hose, 0, devfn, 0x4d, 0x00);
111         early_write_config_byte(hose, 0, devfn, 0x4e, 0x04);
112         devfn = PCI_DEVFN(11, 1);
113         early_write_config_byte(hose, 0, devfn, 0x09, 0x8f);
114         early_write_config_dword(hose, 0, devfn, 0x40, 0x00ff0011);
115 }
116
117 static void __init
118 lopec_find_bridges(void)
119 {
120         struct pci_controller *hose;
121
122         hose = pcibios_alloc_controller();
123         if (!hose)
124                 return;
125
126         hose->first_busno = 0;
127         hose->last_busno = 0xff;
128
129         if (mpc10x_bridge_init(hose, MPC10X_MEM_MAP_B, MPC10X_MEM_MAP_B,
130                                 MPC10X_MAPB_EUMB_BASE) == 0) {
131
132                 hose->mem_resources[0].end = 0xffffffff;
133                 lopec_setup_winbond_83553(hose);
134                 hose->last_busno = pciauto_bus_scan(hose, hose->first_busno);
135                 ppc_md.pci_swizzle = common_swizzle;
136                 ppc_md.pci_map_irq = lopec_map_irq;
137         }
138 }
139
140 static int
141 lopec_show_cpuinfo(struct seq_file *m)
142 {
143         seq_printf(m, "machine\t\t: Motorola LoPEC\n");
144         return 0;
145 }
146
147 static u32
148 lopec_irq_canonicalize(u32 irq)
149 {
150         if (irq == 2)
151                 return 9;
152         else
153                 return irq;
154 }
155
156 static void
157 lopec_restart(char *cmd)
158 {
159 #define LOPEC_SYSSTAT1 0xffe00000
160         /* force a hard reset, if possible */
161         unsigned char reg = *((unsigned char *) LOPEC_SYSSTAT1);
162         reg |= 0x80;
163         *((unsigned char *) LOPEC_SYSSTAT1) = reg;
164
165         local_irq_disable();
166         while(1);
167 #undef LOPEC_SYSSTAT1
168 }
169
170 static void
171 lopec_halt(void)
172 {
173         local_irq_disable();
174         while(1);
175 }
176
177 static void
178 lopec_power_off(void)
179 {
180         lopec_halt();
181 }
182
183 #if defined(CONFIG_BLK_DEV_IDE) || defined(CONFIG_BLK_DEV_IDE_MODULE)
184 int lopec_ide_ports_known = 0;
185 static unsigned long lopec_ide_regbase[MAX_HWIFS];
186 static unsigned long lopec_ide_ctl_regbase[MAX_HWIFS];
187 static unsigned long lopec_idedma_regbase;
188
189 static void
190 lopec_ide_probe(void)
191 {
192         struct pci_dev *dev = pci_find_device(PCI_VENDOR_ID_WINBOND,
193                                               PCI_DEVICE_ID_WINBOND_82C105,
194                                               NULL);
195         lopec_ide_ports_known = 1;
196
197         if (dev) {
198                 lopec_ide_regbase[0] = dev->resource[0].start;
199                 lopec_ide_regbase[1] = dev->resource[2].start;
200                 lopec_ide_ctl_regbase[0] = dev->resource[1].start;
201                 lopec_ide_ctl_regbase[1] = dev->resource[3].start;
202                 lopec_idedma_regbase = dev->resource[4].start;
203         }
204 }
205
206 static int
207 lopec_ide_default_irq(unsigned long base)
208 {
209         if (lopec_ide_ports_known == 0)
210                 lopec_ide_probe();
211
212         if (base == lopec_ide_regbase[0])
213                 return 14;
214         else if (base == lopec_ide_regbase[1])
215                 return 15;
216         else
217                 return 0;
218 }
219
220 static unsigned long
221 lopec_ide_default_io_base(int index)
222 {
223         if (lopec_ide_ports_known == 0)
224                 lopec_ide_probe();
225         return lopec_ide_regbase[index];
226 }
227
228 static void __init
229 lopec_ide_init_hwif_ports(hw_regs_t *hw, unsigned long data,
230                           unsigned long ctl, int *irq)
231 {
232         unsigned long reg = data;
233         uint alt_status_base;
234         int i;
235
236         for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; i++)
237                 hw->io_ports[i] = reg++;
238
239         if (data == lopec_ide_regbase[0]) {
240                 alt_status_base = lopec_ide_ctl_regbase[0] + 2;
241                 hw->irq = 14;
242         } else if (data == lopec_ide_regbase[1]) {
243                 alt_status_base = lopec_ide_ctl_regbase[1] + 2;
244                 hw->irq = 15;
245         } else {
246                 alt_status_base = 0;
247                 hw->irq = 0;
248         }
249
250         if (ctl)
251                 hw->io_ports[IDE_CONTROL_OFFSET] = ctl;
252         else
253                 hw->io_ports[IDE_CONTROL_OFFSET] = alt_status_base;
254
255         if (irq != NULL)
256                 *irq = hw->irq;
257
258 }
259 #endif /* BLK_DEV_IDE */
260
261 static void __init
262 lopec_init_IRQ(void)
263 {
264         int i;
265
266         /*
267          * Provide the open_pic code with the correct table of interrupts.
268          */
269         OpenPIC_InitSenses = lopec_openpic_initsenses;
270         OpenPIC_NumInitSenses = sizeof(lopec_openpic_initsenses);
271
272         mpc10x_set_openpic();
273
274         /* We have a cascade on OpenPIC IRQ 0, Linux IRQ 16 */
275         openpic_hookup_cascade(NUM_8259_INTERRUPTS, "82c59 cascade",
276                         &i8259_irq);
277
278         /* Map i8259 interrupts */
279         for(i = 0; i < NUM_8259_INTERRUPTS; i++)
280                 irq_desc[i].handler = &i8259_pic;
281
282         /*
283          * The EPIC allows for a read in the range of 0xFEF00000 ->
284          * 0xFEFFFFFF to generate a PCI interrupt-acknowledge transaction.
285          */
286         i8259_init(0xfef00000);
287 }
288
289 static int __init
290 lopec_request_io(void)
291 {
292         outb(0x00, 0x4d0);
293         outb(0xc0, 0x4d1);
294
295         request_region(0x00, 0x20, "dma1");
296         request_region(0x20, 0x20, "pic1");
297         request_region(0x40, 0x20, "timer");
298         request_region(0x80, 0x10, "dma page reg");
299         request_region(0xa0, 0x20, "pic2");
300         request_region(0xc0, 0x20, "dma2");
301
302         return 0;
303 }
304
305 device_initcall(lopec_request_io);
306
307 static void __init
308 lopec_map_io(void)
309 {
310         io_block_mapping(0xf0000000, 0xf0000000, 0x10000000, _PAGE_IO);
311         io_block_mapping(0xb0000000, 0xb0000000, 0x10000000, _PAGE_IO);
312 }
313
314 /*
315  * Set BAT 3 to map 0xf8000000 to end of physical memory space 1-to-1.
316  */
317 static __inline__ void
318 lopec_set_bat(void)
319 {
320         mb();
321         mtspr(DBAT1U, 0xf8000ffe);
322         mtspr(DBAT1L, 0xf800002a);
323         mb();
324 }
325
326 TODC_ALLOC();
327
328 static void __init
329 lopec_setup_arch(void)
330 {
331
332         TODC_INIT(TODC_TYPE_MK48T37, 0, 0,
333                   ioremap(0xffe80000, 0x8000), 8);
334
335         loops_per_jiffy = 100000000/HZ;
336
337         lopec_find_bridges();
338
339 #ifdef CONFIG_BLK_DEV_INITRD
340         if (initrd_start)
341                 ROOT_DEV = Root_RAM0;
342         else
343 #elif defined(CONFIG_ROOT_NFS)
344                 ROOT_DEV = Root_NFS;
345 #elif defined(CONFIG_BLK_DEV_IDEDISK)
346                 ROOT_DEV = Root_HDA1;
347 #else
348                 ROOT_DEV = Root_SDA1;
349 #endif
350
351 #ifdef CONFIG_PPCBUG_NVRAM
352         /* Read in NVRAM data */
353         init_prep_nvram();
354
355         /* if no bootargs, look in NVRAM */
356         if ( cmd_line[0] == '\0' ) {
357                 char *bootargs;
358                  bootargs = prep_nvram_get_var("bootargs");
359                  if (bootargs != NULL) {
360                          strcpy(cmd_line, bootargs);
361                          /* again.. */
362                          strcpy(saved_command_line, cmd_line);
363                 }
364         }
365 #endif
366 }
367
368 void __init
369 platform_init(unsigned long r3, unsigned long r4, unsigned long r5,
370               unsigned long r6, unsigned long r7)
371 {
372         parse_bootinfo(find_bootinfo());
373         lopec_set_bat();
374
375         isa_io_base = MPC10X_MAPB_ISA_IO_BASE;
376         isa_mem_base = MPC10X_MAPB_ISA_MEM_BASE;
377         pci_dram_offset = MPC10X_MAPB_DRAM_OFFSET;
378         ISA_DMA_THRESHOLD = 0x00ffffff;
379         DMA_MODE_READ = 0x44;
380         DMA_MODE_WRITE = 0x48;
381
382         ppc_md.setup_arch = lopec_setup_arch;
383         ppc_md.show_cpuinfo = lopec_show_cpuinfo;
384         ppc_md.irq_canonicalize = lopec_irq_canonicalize;
385         ppc_md.init_IRQ = lopec_init_IRQ;
386         ppc_md.get_irq = openpic_get_irq;
387
388         ppc_md.restart = lopec_restart;
389         ppc_md.power_off = lopec_power_off;
390         ppc_md.halt = lopec_halt;
391
392         ppc_md.setup_io_mappings = lopec_map_io;
393
394         ppc_md.time_init = todc_time_init;
395         ppc_md.set_rtc_time = todc_set_rtc_time;
396         ppc_md.get_rtc_time = todc_get_rtc_time;
397         ppc_md.calibrate_decr = todc_calibrate_decr;
398
399         ppc_md.nvram_read_val = todc_direct_read_val;
400         ppc_md.nvram_write_val = todc_direct_write_val;
401
402 #if defined(CONFIG_BLK_DEV_IDE) || defined(CONFIG_BLK_DEV_IDE_MODULE)
403         ppc_ide_md.default_irq = lopec_ide_default_irq;
404         ppc_ide_md.default_io_base = lopec_ide_default_io_base;
405         ppc_ide_md.ide_init_hwif = lopec_ide_init_hwif_ports;
406 #endif
407 #ifdef CONFIG_SERIAL_TEXT_DEBUG
408         ppc_md.progress = gen550_progress;
409 #endif
410 }