patch-2_6_7-vs1_9_1_12
[linux-2.6.git] / drivers / char / drm / mga_drv.h
1 /* mga_drv.h -- Private header for the Matrox G200/G400 driver -*- linux-c -*-
2  * Created: Mon Dec 13 01:50:01 1999 by jhartmann@precisioninsight.com
3  *
4  * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
5  * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
6  * All rights reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the "Software"),
10  * to deal in the Software without restriction, including without limitation
11  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12  * and/or sell copies of the Software, and to permit persons to whom the
13  * Software is furnished to do so, subject to the following conditions:
14  *
15  * The above copyright notice and this permission notice (including the next
16  * paragraph) shall be included in all copies or substantial portions of the
17  * Software.
18  *
19  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
22  * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
23  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
24  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
25  * OTHER DEALINGS IN THE SOFTWARE.
26  *
27  * Authors:
28  *    Gareth Hughes <gareth@valinux.com>
29  */
30
31 #ifndef __MGA_DRV_H__
32 #define __MGA_DRV_H__
33
34 typedef struct drm_mga_primary_buffer {
35         u8 *start;
36         u8 *end;
37         int size;
38
39         u32 tail;
40         int space;
41         volatile long wrapped;
42
43         volatile u32 *status;
44
45         u32 last_flush;
46         u32 last_wrap;
47
48         u32 high_mark;
49 } drm_mga_primary_buffer_t;
50
51 typedef struct drm_mga_freelist {
52         struct drm_mga_freelist *next;
53         struct drm_mga_freelist *prev;
54         drm_mga_age_t age;
55         drm_buf_t *buf;
56 } drm_mga_freelist_t;
57
58 typedef struct {
59         drm_mga_freelist_t *list_entry;
60         int discard;
61         int dispatched;
62 } drm_mga_buf_priv_t;
63
64 typedef struct drm_mga_private {
65         drm_mga_primary_buffer_t prim;
66         drm_mga_sarea_t *sarea_priv;
67
68         drm_mga_freelist_t *head;
69         drm_mga_freelist_t *tail;
70
71         unsigned int warp_pipe;
72         unsigned long warp_pipe_phys[MGA_MAX_WARP_PIPES];
73
74         int chipset;
75         int usec_timeout;
76
77         u32 clear_cmd;
78         u32 maccess;
79
80         unsigned int fb_cpp;
81         unsigned int front_offset;
82         unsigned int front_pitch;
83         unsigned int back_offset;
84         unsigned int back_pitch;
85
86         unsigned int depth_cpp;
87         unsigned int depth_offset;
88         unsigned int depth_pitch;
89
90         unsigned int texture_offset;
91         unsigned int texture_size;
92
93         drm_local_map_t *sarea;
94         drm_local_map_t *mmio;
95         drm_local_map_t *status;
96         drm_local_map_t *warp;
97         drm_local_map_t *primary;
98         drm_local_map_t *buffers;
99         drm_local_map_t *agp_textures;
100 } drm_mga_private_t;
101
102                                 /* mga_dma.c */
103 extern int mga_dma_init( DRM_IOCTL_ARGS );
104 extern int mga_dma_flush( DRM_IOCTL_ARGS );
105 extern int mga_dma_reset( DRM_IOCTL_ARGS );
106 extern int mga_dma_buffers( DRM_IOCTL_ARGS );
107
108 extern int mga_do_wait_for_idle( drm_mga_private_t *dev_priv );
109 extern int mga_do_dma_idle( drm_mga_private_t *dev_priv );
110 extern int mga_do_dma_reset( drm_mga_private_t *dev_priv );
111 extern int mga_do_engine_reset( drm_mga_private_t *dev_priv );
112 extern int mga_do_cleanup_dma( drm_device_t *dev );
113
114 extern void mga_do_dma_flush( drm_mga_private_t *dev_priv );
115 extern void mga_do_dma_wrap_start( drm_mga_private_t *dev_priv );
116 extern void mga_do_dma_wrap_end( drm_mga_private_t *dev_priv );
117
118 extern int mga_freelist_put( drm_device_t *dev, drm_buf_t *buf );
119
120                                 /* mga_state.c */
121 extern int  mga_dma_clear( DRM_IOCTL_ARGS );
122 extern int  mga_dma_swap( DRM_IOCTL_ARGS );
123 extern int  mga_dma_vertex( DRM_IOCTL_ARGS );
124 extern int  mga_dma_indices( DRM_IOCTL_ARGS );
125 extern int  mga_dma_iload( DRM_IOCTL_ARGS );
126 extern int  mga_dma_blit( DRM_IOCTL_ARGS );
127 extern int  mga_getparam( DRM_IOCTL_ARGS );
128
129                                 /* mga_warp.c */
130 extern int mga_warp_install_microcode( drm_mga_private_t *dev_priv );
131 extern int mga_warp_init( drm_mga_private_t *dev_priv );
132
133 #define mga_flush_write_combine()       DRM_WRITEMEMORYBARRIER()
134
135 #if defined(__linux__) && defined(__alpha__)
136 #define MGA_BASE( reg )         ((unsigned long)(dev_priv->mmio->handle))
137 #define MGA_ADDR( reg )         (MGA_BASE(reg) + reg)
138
139 #define MGA_DEREF( reg )        *(volatile u32 *)MGA_ADDR( reg )
140 #define MGA_DEREF8( reg )       *(volatile u8 *)MGA_ADDR( reg )
141
142 #define MGA_READ( reg )         (_MGA_READ((u32 *)MGA_ADDR(reg)))
143 #define MGA_READ8( reg )        (_MGA_READ((u8 *)MGA_ADDR(reg)))
144 #define MGA_WRITE( reg, val )   do { DRM_WRITEMEMORYBARRIER(); MGA_DEREF( reg ) = val; } while (0)
145 #define MGA_WRITE8( reg, val )  do { DRM_WRITEMEMORYBARRIER(); MGA_DEREF8( reg ) = val; } while (0)
146
147 static inline u32 _MGA_READ(u32 *addr)
148 {
149         DRM_MEMORYBARRIER();
150         return *(volatile u32 *)addr;
151 }
152 #else
153 #define MGA_READ8( reg )        DRM_READ8(dev_priv->mmio, (reg))
154 #define MGA_READ( reg )         DRM_READ32(dev_priv->mmio, (reg))
155 #define MGA_WRITE8( reg, val )  DRM_WRITE8(dev_priv->mmio, (reg), (val))
156 #define MGA_WRITE( reg, val )   DRM_WRITE32(dev_priv->mmio, (reg), (val))
157 #endif
158
159 #define DWGREG0         0x1c00
160 #define DWGREG0_END     0x1dff
161 #define DWGREG1         0x2c00
162 #define DWGREG1_END     0x2dff
163
164 #define ISREG0(r)       (r >= DWGREG0 && r <= DWGREG0_END)
165 #define DMAREG0(r)      (u8)((r - DWGREG0) >> 2)
166 #define DMAREG1(r)      (u8)(((r - DWGREG1) >> 2) | 0x80)
167 #define DMAREG(r)       (ISREG0(r) ? DMAREG0(r) : DMAREG1(r))
168
169
170
171 /* ================================================================
172  * Helper macross...
173  */
174
175 #define MGA_EMIT_STATE( dev_priv, dirty )                               \
176 do {                                                                    \
177         if ( (dirty) & ~MGA_UPLOAD_CLIPRECTS ) {                        \
178                 if ( dev_priv->chipset == MGA_CARD_TYPE_G400 ) {        \
179                         mga_g400_emit_state( dev_priv );                \
180                 } else {                                                \
181                         mga_g200_emit_state( dev_priv );                \
182                 }                                                       \
183         }                                                               \
184 } while (0)
185
186 #define WRAP_TEST_WITH_RETURN( dev_priv )                               \
187 do {                                                                    \
188         if ( test_bit( 0, &dev_priv->prim.wrapped ) ) {                 \
189                 if ( mga_is_idle( dev_priv ) ) {                        \
190                         mga_do_dma_wrap_end( dev_priv );                \
191                 } else if ( dev_priv->prim.space <                      \
192                             dev_priv->prim.high_mark ) {                \
193                         if ( MGA_DMA_DEBUG )                            \
194                                 DRM_INFO( "%s: wrap...\n", __FUNCTION__ );      \
195                         return DRM_ERR(EBUSY);                  \
196                 }                                                       \
197         }                                                               \
198 } while (0)
199
200 #define WRAP_WAIT_WITH_RETURN( dev_priv )                               \
201 do {                                                                    \
202         if ( test_bit( 0, &dev_priv->prim.wrapped ) ) {                 \
203                 if ( mga_do_wait_for_idle( dev_priv ) < 0 ) {           \
204                         if ( MGA_DMA_DEBUG )                            \
205                                 DRM_INFO( "%s: wrap...\n", __FUNCTION__ );      \
206                         return DRM_ERR(EBUSY);                  \
207                 }                                                       \
208                 mga_do_dma_wrap_end( dev_priv );                        \
209         }                                                               \
210 } while (0)
211
212
213 /* ================================================================
214  * Primary DMA command stream
215  */
216
217 #define MGA_VERBOSE     0
218
219 #define DMA_LOCALS      unsigned int write; volatile u8 *prim;
220
221 #define DMA_BLOCK_SIZE  (5 * sizeof(u32))
222
223 #define BEGIN_DMA( n )                                                  \
224 do {                                                                    \
225         if ( MGA_VERBOSE ) {                                            \
226                 DRM_INFO( "BEGIN_DMA( %d ) in %s\n",                    \
227                           (n), __FUNCTION__ );                          \
228                 DRM_INFO( "   space=0x%x req=0x%Zx\n",                  \
229                           dev_priv->prim.space, (n) * DMA_BLOCK_SIZE ); \
230         }                                                               \
231         prim = dev_priv->prim.start;                                    \
232         write = dev_priv->prim.tail;                                    \
233 } while (0)
234
235 #define BEGIN_DMA_WRAP()                                                \
236 do {                                                                    \
237         if ( MGA_VERBOSE ) {                                            \
238                 DRM_INFO( "BEGIN_DMA() in %s\n", __FUNCTION__ );                \
239                 DRM_INFO( "   space=0x%x\n", dev_priv->prim.space );    \
240         }                                                               \
241         prim = dev_priv->prim.start;                                    \
242         write = dev_priv->prim.tail;                                    \
243 } while (0)
244
245 #define ADVANCE_DMA()                                                   \
246 do {                                                                    \
247         dev_priv->prim.tail = write;                                    \
248         if ( MGA_VERBOSE ) {                                            \
249                 DRM_INFO( "ADVANCE_DMA() tail=0x%05x sp=0x%x\n",        \
250                           write, dev_priv->prim.space );                \
251         }                                                               \
252 } while (0)
253
254 #define FLUSH_DMA()                                                     \
255 do {                                                                    \
256         if ( 0 ) {                                                      \
257                 DRM_INFO( "%s:\n", __FUNCTION__ );                              \
258                 DRM_INFO( "   tail=0x%06x head=0x%06lx\n",              \
259                           dev_priv->prim.tail,                          \
260                           MGA_READ( MGA_PRIMADDRESS ) -                 \
261                           dev_priv->primary->offset );                  \
262         }                                                               \
263         if ( !test_bit( 0, &dev_priv->prim.wrapped ) ) {                \
264                 if ( dev_priv->prim.space <                             \
265                      dev_priv->prim.high_mark ) {                       \
266                         mga_do_dma_wrap_start( dev_priv );              \
267                 } else {                                                \
268                         mga_do_dma_flush( dev_priv );                   \
269                 }                                                       \
270         }                                                               \
271 } while (0)
272
273 /* Never use this, always use DMA_BLOCK(...) for primary DMA output.
274  */
275 #define DMA_WRITE( offset, val )                                        \
276 do {                                                                    \
277         if ( MGA_VERBOSE ) {                                            \
278                 DRM_INFO( "   DMA_WRITE( 0x%08x ) at 0x%04Zx\n",        \
279                           (u32)(val), write + (offset) * sizeof(u32) ); \
280         }                                                               \
281         *(volatile u32 *)(prim + write + (offset) * sizeof(u32)) = val; \
282 } while (0)
283
284 #define DMA_BLOCK( reg0, val0, reg1, val1, reg2, val2, reg3, val3 )     \
285 do {                                                                    \
286         DMA_WRITE( 0, ((DMAREG( reg0 ) << 0) |                          \
287                        (DMAREG( reg1 ) << 8) |                          \
288                        (DMAREG( reg2 ) << 16) |                         \
289                        (DMAREG( reg3 ) << 24)) );                       \
290         DMA_WRITE( 1, val0 );                                           \
291         DMA_WRITE( 2, val1 );                                           \
292         DMA_WRITE( 3, val2 );                                           \
293         DMA_WRITE( 4, val3 );                                           \
294         write += DMA_BLOCK_SIZE;                                        \
295 } while (0)
296
297
298 /* Buffer aging via primary DMA stream head pointer.
299  */
300
301 #define SET_AGE( age, h, w )                                            \
302 do {                                                                    \
303         (age)->head = h;                                                \
304         (age)->wrap = w;                                                \
305 } while (0)
306
307 #define TEST_AGE( age, h, w )           ( (age)->wrap < w ||            \
308                                           ( (age)->wrap == w &&         \
309                                             (age)->head < h ) )
310
311 #define AGE_BUFFER( buf_priv )                                          \
312 do {                                                                    \
313         drm_mga_freelist_t *entry = (buf_priv)->list_entry;             \
314         if ( (buf_priv)->dispatched ) {                                 \
315                 entry->age.head = (dev_priv->prim.tail +                \
316                                    dev_priv->primary->offset);          \
317                 entry->age.wrap = dev_priv->sarea_priv->last_wrap;      \
318         } else {                                                        \
319                 entry->age.head = 0;                                    \
320                 entry->age.wrap = 0;                                    \
321         }                                                               \
322 } while (0)
323
324
325 #define MGA_ENGINE_IDLE_MASK            (MGA_SOFTRAPEN |                \
326                                          MGA_DWGENGSTS |                \
327                                          MGA_ENDPRDMASTS)
328 #define MGA_DMA_IDLE_MASK               (MGA_SOFTRAPEN |                \
329                                          MGA_ENDPRDMASTS)
330
331 #define MGA_DMA_DEBUG                   0
332
333
334
335 /* A reduced set of the mga registers.
336  */
337 #define MGA_CRTC_INDEX                  0x1fd4
338 #define MGA_CRTC_DATA                   0x1fd5
339
340 /* CRTC11 */
341 #define MGA_VINTCLR                     (1 << 4)
342 #define MGA_VINTEN                      (1 << 5)
343
344 #define MGA_ALPHACTRL                   0x2c7c
345 #define MGA_AR0                         0x1c60
346 #define MGA_AR1                         0x1c64
347 #define MGA_AR2                         0x1c68
348 #define MGA_AR3                         0x1c6c
349 #define MGA_AR4                         0x1c70
350 #define MGA_AR5                         0x1c74
351 #define MGA_AR6                         0x1c78
352
353 #define MGA_CXBNDRY                     0x1c80
354 #define MGA_CXLEFT                      0x1ca0
355 #define MGA_CXRIGHT                     0x1ca4
356
357 #define MGA_DMAPAD                      0x1c54
358 #define MGA_DSTORG                      0x2cb8
359 #define MGA_DWGCTL                      0x1c00
360 #       define MGA_OPCOD_MASK                   (15 << 0)
361 #       define MGA_OPCOD_TRAP                   (4 << 0)
362 #       define MGA_OPCOD_TEXTURE_TRAP           (6 << 0)
363 #       define MGA_OPCOD_BITBLT                 (8 << 0)
364 #       define MGA_OPCOD_ILOAD                  (9 << 0)
365 #       define MGA_ATYPE_MASK                   (7 << 4)
366 #       define MGA_ATYPE_RPL                    (0 << 4)
367 #       define MGA_ATYPE_RSTR                   (1 << 4)
368 #       define MGA_ATYPE_ZI                     (3 << 4)
369 #       define MGA_ATYPE_BLK                    (4 << 4)
370 #       define MGA_ATYPE_I                      (7 << 4)
371 #       define MGA_LINEAR                       (1 << 7)
372 #       define MGA_ZMODE_MASK                   (7 << 8)
373 #       define MGA_ZMODE_NOZCMP                 (0 << 8)
374 #       define MGA_ZMODE_ZE                     (2 << 8)
375 #       define MGA_ZMODE_ZNE                    (3 << 8)
376 #       define MGA_ZMODE_ZLT                    (4 << 8)
377 #       define MGA_ZMODE_ZLTE                   (5 << 8)
378 #       define MGA_ZMODE_ZGT                    (6 << 8)
379 #       define MGA_ZMODE_ZGTE                   (7 << 8)
380 #       define MGA_SOLID                        (1 << 11)
381 #       define MGA_ARZERO                       (1 << 12)
382 #       define MGA_SGNZERO                      (1 << 13)
383 #       define MGA_SHIFTZERO                    (1 << 14)
384 #       define MGA_BOP_MASK                     (15 << 16)
385 #       define MGA_BOP_ZERO                     (0 << 16)
386 #       define MGA_BOP_DST                      (10 << 16)
387 #       define MGA_BOP_SRC                      (12 << 16)
388 #       define MGA_BOP_ONE                      (15 << 16)
389 #       define MGA_TRANS_SHIFT                  20
390 #       define MGA_TRANS_MASK                   (15 << 20)
391 #       define MGA_BLTMOD_MASK                  (15 << 25)
392 #       define MGA_BLTMOD_BMONOLEF              (0 << 25)
393 #       define MGA_BLTMOD_BMONOWF               (4 << 25)
394 #       define MGA_BLTMOD_PLAN                  (1 << 25)
395 #       define MGA_BLTMOD_BFCOL                 (2 << 25)
396 #       define MGA_BLTMOD_BU32BGR               (3 << 25)
397 #       define MGA_BLTMOD_BU32RGB               (7 << 25)
398 #       define MGA_BLTMOD_BU24BGR               (11 << 25)
399 #       define MGA_BLTMOD_BU24RGB               (15 << 25)
400 #       define MGA_PATTERN                      (1 << 29)
401 #       define MGA_TRANSC                       (1 << 30)
402 #       define MGA_CLIPDIS                      (1 << 31)
403 #define MGA_DWGSYNC                     0x2c4c
404
405 #define MGA_FCOL                        0x1c24
406 #define MGA_FIFOSTATUS                  0x1e10
407 #define MGA_FOGCOL                      0x1cf4
408 #define MGA_FXBNDRY                     0x1c84
409 #define MGA_FXLEFT                      0x1ca8
410 #define MGA_FXRIGHT                     0x1cac
411
412 #define MGA_ICLEAR                      0x1e18
413 #       define MGA_SOFTRAPICLR                  (1 << 0)
414 #       define MGA_VLINEICLR                    (1 << 5)
415 #define MGA_IEN                         0x1e1c
416 #       define MGA_SOFTRAPIEN                   (1 << 0)
417 #       define MGA_VLINEIEN                     (1 << 5)
418
419 #define MGA_LEN                         0x1c5c
420
421 #define MGA_MACCESS                     0x1c04
422
423 #define MGA_PITCH                       0x1c8c
424 #define MGA_PLNWT                       0x1c1c
425 #define MGA_PRIMADDRESS                 0x1e58
426 #       define MGA_DMA_GENERAL                  (0 << 0)
427 #       define MGA_DMA_BLIT                     (1 << 0)
428 #       define MGA_DMA_VECTOR                   (2 << 0)
429 #       define MGA_DMA_VERTEX                   (3 << 0)
430 #define MGA_PRIMEND                     0x1e5c
431 #       define MGA_PRIMNOSTART                  (1 << 0)
432 #       define MGA_PAGPXFER                     (1 << 1)
433 #define MGA_PRIMPTR                     0x1e50
434 #       define MGA_PRIMPTREN0                   (1 << 0)
435 #       define MGA_PRIMPTREN1                   (1 << 1)
436
437 #define MGA_RST                         0x1e40
438 #       define MGA_SOFTRESET                    (1 << 0)
439 #       define MGA_SOFTEXTRST                   (1 << 1)
440
441 #define MGA_SECADDRESS                  0x2c40
442 #define MGA_SECEND                      0x2c44
443 #define MGA_SETUPADDRESS                0x2cd0
444 #define MGA_SETUPEND                    0x2cd4
445 #define MGA_SGN                         0x1c58
446 #define MGA_SOFTRAP                     0x2c48
447 #define MGA_SRCORG                      0x2cb4
448 #       define MGA_SRMMAP_MASK                  (1 << 0)
449 #       define MGA_SRCMAP_FB                    (0 << 0)
450 #       define MGA_SRCMAP_SYSMEM                (1 << 0)
451 #       define MGA_SRCACC_MASK                  (1 << 1)
452 #       define MGA_SRCACC_PCI                   (0 << 1)
453 #       define MGA_SRCACC_AGP                   (1 << 1)
454 #define MGA_STATUS                      0x1e14
455 #       define MGA_SOFTRAPEN                    (1 << 0)
456 #       define MGA_VSYNCPEN                     (1 << 4)
457 #       define MGA_VLINEPEN                     (1 << 5)
458 #       define MGA_DWGENGSTS                    (1 << 16)
459 #       define MGA_ENDPRDMASTS                  (1 << 17)
460 #define MGA_STENCIL                     0x2cc8
461 #define MGA_STENCILCTL                  0x2ccc
462
463 #define MGA_TDUALSTAGE0                 0x2cf8
464 #define MGA_TDUALSTAGE1                 0x2cfc
465 #define MGA_TEXBORDERCOL                0x2c5c
466 #define MGA_TEXCTL                      0x2c30
467 #define MGA_TEXCTL2                     0x2c3c
468 #       define MGA_DUALTEX                      (1 << 7)
469 #       define MGA_G400_TC2_MAGIC               (1 << 15)
470 #       define MGA_MAP1_ENABLE                  (1 << 31)
471 #define MGA_TEXFILTER                   0x2c58
472 #define MGA_TEXHEIGHT                   0x2c2c
473 #define MGA_TEXORG                      0x2c24
474 #       define MGA_TEXORGMAP_MASK               (1 << 0)
475 #       define MGA_TEXORGMAP_FB                 (0 << 0)
476 #       define MGA_TEXORGMAP_SYSMEM             (1 << 0)
477 #       define MGA_TEXORGACC_MASK               (1 << 1)
478 #       define MGA_TEXORGACC_PCI                (0 << 1)
479 #       define MGA_TEXORGACC_AGP                (1 << 1)
480 #define MGA_TEXORG1                     0x2ca4
481 #define MGA_TEXORG2                     0x2ca8
482 #define MGA_TEXORG3                     0x2cac
483 #define MGA_TEXORG4                     0x2cb0
484 #define MGA_TEXTRANS                    0x2c34
485 #define MGA_TEXTRANSHIGH                0x2c38
486 #define MGA_TEXWIDTH                    0x2c28
487
488 #define MGA_WACCEPTSEQ                  0x1dd4
489 #define MGA_WCODEADDR                   0x1e6c
490 #define MGA_WFLAG                       0x1dc4
491 #define MGA_WFLAG1                      0x1de0
492 #define MGA_WFLAGNB                     0x1e64
493 #define MGA_WFLAGNB1                    0x1e08
494 #define MGA_WGETMSB                     0x1dc8
495 #define MGA_WIADDR                      0x1dc0
496 #define MGA_WIADDR2                     0x1dd8
497 #       define MGA_WMODE_SUSPEND                (0 << 0)
498 #       define MGA_WMODE_RESUME                 (1 << 0)
499 #       define MGA_WMODE_JUMP                   (2 << 0)
500 #       define MGA_WMODE_START                  (3 << 0)
501 #       define MGA_WAGP_ENABLE                  (1 << 2)
502 #define MGA_WMISC                       0x1e70
503 #       define MGA_WUCODECACHE_ENABLE           (1 << 0)
504 #       define MGA_WMASTER_ENABLE               (1 << 1)
505 #       define MGA_WCACHEFLUSH_ENABLE           (1 << 3)
506 #define MGA_WVRTXSZ                     0x1dcc
507
508 #define MGA_YBOT                        0x1c9c
509 #define MGA_YDST                        0x1c90
510 #define MGA_YDSTLEN                     0x1c88
511 #define MGA_YDSTORG                     0x1c94
512 #define MGA_YTOP                        0x1c98
513
514 #define MGA_ZORG                        0x1c0c
515
516 /* This finishes the current batch of commands
517  */
518 #define MGA_EXEC                        0x0100
519
520 /* Warp registers
521  */
522 #define MGA_WR0                         0x2d00
523 #define MGA_WR1                         0x2d04
524 #define MGA_WR2                         0x2d08
525 #define MGA_WR3                         0x2d0c
526 #define MGA_WR4                         0x2d10
527 #define MGA_WR5                         0x2d14
528 #define MGA_WR6                         0x2d18
529 #define MGA_WR7                         0x2d1c
530 #define MGA_WR8                         0x2d20
531 #define MGA_WR9                         0x2d24
532 #define MGA_WR10                        0x2d28
533 #define MGA_WR11                        0x2d2c
534 #define MGA_WR12                        0x2d30
535 #define MGA_WR13                        0x2d34
536 #define MGA_WR14                        0x2d38
537 #define MGA_WR15                        0x2d3c
538 #define MGA_WR16                        0x2d40
539 #define MGA_WR17                        0x2d44
540 #define MGA_WR18                        0x2d48
541 #define MGA_WR19                        0x2d4c
542 #define MGA_WR20                        0x2d50
543 #define MGA_WR21                        0x2d54
544 #define MGA_WR22                        0x2d58
545 #define MGA_WR23                        0x2d5c
546 #define MGA_WR24                        0x2d60
547 #define MGA_WR25                        0x2d64
548 #define MGA_WR26                        0x2d68
549 #define MGA_WR27                        0x2d6c
550 #define MGA_WR28                        0x2d70
551 #define MGA_WR29                        0x2d74
552 #define MGA_WR30                        0x2d78
553 #define MGA_WR31                        0x2d7c
554 #define MGA_WR32                        0x2d80
555 #define MGA_WR33                        0x2d84
556 #define MGA_WR34                        0x2d88
557 #define MGA_WR35                        0x2d8c
558 #define MGA_WR36                        0x2d90
559 #define MGA_WR37                        0x2d94
560 #define MGA_WR38                        0x2d98
561 #define MGA_WR39                        0x2d9c
562 #define MGA_WR40                        0x2da0
563 #define MGA_WR41                        0x2da4
564 #define MGA_WR42                        0x2da8
565 #define MGA_WR43                        0x2dac
566 #define MGA_WR44                        0x2db0
567 #define MGA_WR45                        0x2db4
568 #define MGA_WR46                        0x2db8
569 #define MGA_WR47                        0x2dbc
570 #define MGA_WR48                        0x2dc0
571 #define MGA_WR49                        0x2dc4
572 #define MGA_WR50                        0x2dc8
573 #define MGA_WR51                        0x2dcc
574 #define MGA_WR52                        0x2dd0
575 #define MGA_WR53                        0x2dd4
576 #define MGA_WR54                        0x2dd8
577 #define MGA_WR55                        0x2ddc
578 #define MGA_WR56                        0x2de0
579 #define MGA_WR57                        0x2de4
580 #define MGA_WR58                        0x2de8
581 #define MGA_WR59                        0x2dec
582 #define MGA_WR60                        0x2df0
583 #define MGA_WR61                        0x2df4
584 #define MGA_WR62                        0x2df8
585 #define MGA_WR63                        0x2dfc
586 #       define MGA_G400_WR_MAGIC                (1 << 6)
587 #       define MGA_G400_WR56_MAGIC              0x46480000      /* 12800.0f */
588
589
590 #define MGA_ILOAD_ALIGN         64
591 #define MGA_ILOAD_MASK          (MGA_ILOAD_ALIGN - 1)
592
593 #define MGA_DWGCTL_FLUSH        (MGA_OPCOD_TEXTURE_TRAP |               \
594                                  MGA_ATYPE_I |                          \
595                                  MGA_ZMODE_NOZCMP |                     \
596                                  MGA_ARZERO |                           \
597                                  MGA_SGNZERO |                          \
598                                  MGA_BOP_SRC |                          \
599                                  (15 << MGA_TRANS_SHIFT))
600
601 #define MGA_DWGCTL_CLEAR        (MGA_OPCOD_TRAP |                       \
602                                  MGA_ZMODE_NOZCMP |                     \
603                                  MGA_SOLID |                            \
604                                  MGA_ARZERO |                           \
605                                  MGA_SGNZERO |                          \
606                                  MGA_SHIFTZERO |                        \
607                                  MGA_BOP_SRC |                          \
608                                  (0 << MGA_TRANS_SHIFT) |               \
609                                  MGA_BLTMOD_BMONOLEF |                  \
610                                  MGA_TRANSC |                           \
611                                  MGA_CLIPDIS)
612
613 #define MGA_DWGCTL_COPY         (MGA_OPCOD_BITBLT |                     \
614                                  MGA_ATYPE_RPL |                        \
615                                  MGA_SGNZERO |                          \
616                                  MGA_SHIFTZERO |                        \
617                                  MGA_BOP_SRC |                          \
618                                  (0 << MGA_TRANS_SHIFT) |               \
619                                  MGA_BLTMOD_BFCOL |                     \
620                                  MGA_CLIPDIS)
621
622 /* Simple idle test.
623  */
624 static __inline__ int mga_is_idle( drm_mga_private_t *dev_priv )
625 {
626         u32 status = MGA_READ( MGA_STATUS ) & MGA_ENGINE_IDLE_MASK;
627         return ( status == MGA_ENDPRDMASTS );
628 }
629
630 #endif