2 * linux/include/asm/arch-iop3xx/iop321.h
4 * Intel IOP321 Chip definitions
6 * Author: Rory Bolt <rorybolt@pacbell.net>
7 * Copyright (C) 2002 Rory Bolt
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
19 * This is needed for mixed drivers that need to work on all
20 * IOP3xx variants but behave slightly differently on each.
23 #ifdef CONFIG_ARCH_IOP321
24 #define iop_is_321() (((processor_id & 0xfffff5e0) == 0x69052420))
26 #define iop_is_321() 0
31 * IOP321 I/O and Mem space regions for PCI autoconfiguration
33 #define IOP321_PCI_LOWER_IO 0x90000000
34 #define IOP321_PCI_UPPER_IO 0x9000ffff
35 #define IOP321_PCI_LOWER_MEM 0x80000000
36 #define IOP321_PCI_UPPER_MEM 0x83ffffff
38 #define IOP321_PCI_WINDOW_SIZE 64 * 0x100000
42 * IOP321 chipset registers
44 #define IOP321_VIRT_MEM_BASE 0xfeffe000 /* chip virtual mem address*/
45 //#define IOP321_VIRT_MEM_BASE 0xfff00000 /* chip virtual mem address*/
47 #define IOP321_PHY_MEM_BASE 0xffffe000 /* chip physical memory address */
48 #define IOP321_REG_ADDR(reg) (IOP321_VIRT_MEM_BASE | (reg))
50 /* Reserved 0x00000000 through 0x000000FF */
52 /* Address Translation Unit 0x00000100 through 0x000001FF */
53 #define IOP321_ATUVID (volatile u16 *)IOP321_REG_ADDR(0x00000100)
54 #define IOP321_ATUDID (volatile u16 *)IOP321_REG_ADDR(0x00000102)
55 #define IOP321_ATUCMD (volatile u16 *)IOP321_REG_ADDR(0x00000104)
56 #define IOP321_ATUSR (volatile u16 *)IOP321_REG_ADDR(0x00000106)
57 #define IOP321_ATURID (volatile u8 *)IOP321_REG_ADDR(0x00000108)
58 #define IOP321_ATUCCR (volatile u32 *)IOP321_REG_ADDR(0x00000109)
59 #define IOP321_ATUCLSR (volatile u8 *)IOP321_REG_ADDR(0x0000010C)
60 #define IOP321_ATULT (volatile u8 *)IOP321_REG_ADDR(0x0000010D)
61 #define IOP321_ATUHTR (volatile u8 *)IOP321_REG_ADDR(0x0000010E)
62 #define IOP321_ATUBIST (volatile u8 *)IOP321_REG_ADDR(0x0000010F)
63 #define IOP321_IABAR0 (volatile u32 *)IOP321_REG_ADDR(0x00000110)
64 #define IOP321_IAUBAR0 (volatile u32 *)IOP321_REG_ADDR(0x00000114)
65 #define IOP321_IABAR1 (volatile u32 *)IOP321_REG_ADDR(0x00000118)
66 #define IOP321_IAUBAR1 (volatile u32 *)IOP321_REG_ADDR(0x0000011C)
67 #define IOP321_IABAR2 (volatile u32 *)IOP321_REG_ADDR(0x00000120)
68 #define IOP321_IAUBAR2 (volatile u32 *)IOP321_REG_ADDR(0x00000124)
69 #define IOP321_ASVIR (volatile u16 *)IOP321_REG_ADDR(0x0000012C)
70 #define IOP321_ASIR (volatile u16 *)IOP321_REG_ADDR(0x0000012E)
71 #define IOP321_ERBAR (volatile u32 *)IOP321_REG_ADDR(0x00000130)
72 /* Reserved 0x00000134 through 0x0000013B */
73 #define IOP321_ATUILR (volatile u8 *)IOP321_REG_ADDR(0x0000013C)
74 #define IOP321_ATUIPR (volatile u8 *)IOP321_REG_ADDR(0x0000013D)
75 #define IOP321_ATUMGNT (volatile u8 *)IOP321_REG_ADDR(0x0000013E)
76 #define IOP321_ATUMLAT (volatile u8 *)IOP321_REG_ADDR(0x0000013F)
77 #define IOP321_IALR0 (volatile u32 *)IOP321_REG_ADDR(0x00000140)
78 #define IOP321_IATVR0 (volatile u32 *)IOP321_REG_ADDR(0x00000144)
79 #define IOP321_ERLR (volatile u32 *)IOP321_REG_ADDR(0x00000148)
80 #define IOP321_ERTVR (volatile u32 *)IOP321_REG_ADDR(0x0000014C)
81 #define IOP321_IALR1 (volatile u32 *)IOP321_REG_ADDR(0x00000150)
82 #define IOP321_IALR2 (volatile u32 *)IOP321_REG_ADDR(0x00000154)
83 #define IOP321_IATVR2 (volatile u32 *)IOP321_REG_ADDR(0x00000158)
84 #define IOP321_OIOWTVR (volatile u32 *)IOP321_REG_ADDR(0x0000015C)
85 #define IOP321_OMWTVR0 (volatile u32 *)IOP321_REG_ADDR(0x00000160)
86 #define IOP321_OUMWTVR0 (volatile u32 *)IOP321_REG_ADDR(0x00000164)
87 #define IOP321_OMWTVR1 (volatile u32 *)IOP321_REG_ADDR(0x00000168)
88 #define IOP321_OUMWTVR1 (volatile u32 *)IOP321_REG_ADDR(0x0000016C)
89 /* Reserved 0x00000170 through 0x00000177*/
90 #define IOP321_OUDWTVR (volatile u32 *)IOP321_REG_ADDR(0x00000178)
91 /* Reserved 0x0000017C through 0x0000017F*/
92 #define IOP321_ATUCR (volatile u32 *)IOP321_REG_ADDR(0x00000180)
93 #define IOP321_PCSR (volatile u32 *)IOP321_REG_ADDR(0x00000184)
94 #define IOP321_ATUISR (volatile u32 *)IOP321_REG_ADDR(0x00000188)
95 #define IOP321_ATUIMR (volatile u32 *)IOP321_REG_ADDR(0x0000018C)
96 #define IOP321_IABAR3 (volatile u32 *)IOP321_REG_ADDR(0x00000190)
97 #define IOP321_IAUBAR3 (volatile u32 *)IOP321_REG_ADDR(0x00000194)
98 #define IOP321_IALR3 (volatile u32 *)IOP321_REG_ADDR(0x00000198)
99 #define IOP321_IATVR3 (volatile u32 *)IOP321_REG_ADDR(0x0000019C)
100 /* Reserved 0x000001A0 through 0x000001A3*/
101 #define IOP321_OCCAR (volatile u32 *)IOP321_REG_ADDR(0x000001A4)
102 /* Reserved 0x000001A8 through 0x000001AB*/
103 #define IOP321_OCCDR (volatile u32 *)IOP321_REG_ADDR(0x000001AC)
104 /* Reserved 0x000001B0 through 0x000001BB*/
105 #define IOP321_PDSCR (volatile u32 *)IOP321_REG_ADDR(0x000001BC)
106 #define IOP321_PMCAPID (volatile u8 *)IOP321_REG_ADDR(0x000001C0)
107 #define IOP321_PMNEXT (volatile u8 *)IOP321_REG_ADDR(0x000001C1)
108 #define IOP321_APMCR (volatile u16 *)IOP321_REG_ADDR(0x000001C2)
109 #define IOP321_APMCSR (volatile u16 *)IOP321_REG_ADDR(0x000001C4)
110 /* Reserved 0x000001C6 through 0x000001DF */
111 #define IOP321_PCIXCAPID (volatile u8 *)IOP321_REG_ADDR(0x000001E0)
112 #define IOP321_PCIXNEXT (volatile u8 *)IOP321_REG_ADDR(0x000001E1)
113 #define IOP321_PCIXCMD (volatile u16 *)IOP321_REG_ADDR(0x000001E2)
114 #define IOP321_PCIXSR (volatile u32 *)IOP321_REG_ADDR(0x000001E4)
115 #define IOP321_PCIIRSR (volatile u32 *)IOP321_REG_ADDR(0x000001EC)
117 /* Messaging Unit 0x00000300 through 0x000003FF */
119 /* Reserved 0x00000300 through 0x0000030c */
120 #define IOP321_IMR0 (volatile u32 *)IOP321_REG_ADDR(0x00000310)
121 #define IOP321_IMR1 (volatile u32 *)IOP321_REG_ADDR(0x00000314)
122 #define IOP321_OMR0 (volatile u32 *)IOP321_REG_ADDR(0x00000318)
123 #define IOP321_OMR1 (volatile u32 *)IOP321_REG_ADDR(0x0000031C)
124 #define IOP321_IDR (volatile u32 *)IOP321_REG_ADDR(0x00000320)
125 #define IOP321_IISR (volatile u32 *)IOP321_REG_ADDR(0x00000324)
126 #define IOP321_IIMR (volatile u32 *)IOP321_REG_ADDR(0x00000328)
127 #define IOP321_ODR (volatile u32 *)IOP321_REG_ADDR(0x0000032C)
128 #define IOP321_OISR (volatile u32 *)IOP321_REG_ADDR(0x00000330)
129 #define IOP321_OIMR (volatile u32 *)IOP321_REG_ADDR(0x00000334)
130 /* Reserved 0x00000338 through 0x0000034F */
131 #define IOP321_MUCR (volatile u32 *)IOP321_REG_ADDR(0x00000350)
132 #define IOP321_QBAR (volatile u32 *)IOP321_REG_ADDR(0x00000354)
133 /* Reserved 0x00000358 through 0x0000035C */
134 #define IOP321_IFHPR (volatile u32 *)IOP321_REG_ADDR(0x00000360)
135 #define IOP321_IFTPR (volatile u32 *)IOP321_REG_ADDR(0x00000364)
136 #define IOP321_IPHPR (volatile u32 *)IOP321_REG_ADDR(0x00000368)
137 #define IOP321_IPTPR (volatile u32 *)IOP321_REG_ADDR(0x0000036C)
138 #define IOP321_OFHPR (volatile u32 *)IOP321_REG_ADDR(0x00000370)
139 #define IOP321_OFTPR (volatile u32 *)IOP321_REG_ADDR(0x00000374)
140 #define IOP321_OPHPR (volatile u32 *)IOP321_REG_ADDR(0x00000378)
141 #define IOP321_OPTPR (volatile u32 *)IOP321_REG_ADDR(0x0000037C)
142 #define IOP321_IAR (volatile u32 *)IOP321_REG_ADDR(0x00000380)
144 #define IOP321_IIxR_MASK 0x7f /* masks all */
145 #define IOP321_IIxR_IRI 0x40 /* RC Index Register Interrupt */
146 #define IOP321_IIxR_OFQF 0x20 /* RC Output Free Q Full (ERROR) */
147 #define IOP321_IIxR_ipq 0x10 /* RC Inbound Post Q (post) */
148 #define IOP321_IIxR_ERRDI 0x08 /* RO Error Doorbell Interrupt */
149 #define IOP321_IIxR_IDI 0x04 /* RO Inbound Doorbell Interrupt */
150 #define IOP321_IIxR_IM1 0x02 /* RC Inbound Message 1 Interrupt */
151 #define IOP321_IIxR_IM0 0x01 /* RC Inbound Message 0 Interrupt */
153 /* Reserved 0x00000384 through 0x000003FF */
155 /* DMA Controller 0x00000400 through 0x000004FF */
156 #define IOP321_DMA0_CCR (volatile u32 *)IOP321_REG_ADDR(0x00000400)
157 #define IOP321_DMA0_CSR (volatile u32 *)IOP321_REG_ADDR(0x00000404)
158 #define IOP321_DMA0_DAR (volatile u32 *)IOP321_REG_ADDR(0x0000040C)
159 #define IOP321_DMA0_NDAR (volatile u32 *)IOP321_REG_ADDR(0x00000410)
160 #define IOP321_DMA0_PADR (volatile u32 *)IOP321_REG_ADDR(0x00000414)
161 #define IOP321_DMA0_PUADR (volatile u32 *)IOP321_REG_ADDR(0x00000418)
162 #define IOP321_DMA0_LADR (volatile u32 *)IOP321_REG_ADDR(0X0000041C)
163 #define IOP321_DMA0_BCR (volatile u32 *)IOP321_REG_ADDR(0x00000420)
164 #define IOP321_DMA0_DCR (volatile u32 *)IOP321_REG_ADDR(0x00000424)
165 /* Reserved 0x00000428 through 0x0000043C */
166 #define IOP321_DMA1_CCR (volatile u32 *)IOP321_REG_ADDR(0x00000440)
167 #define IOP321_DMA1_CSR (volatile u32 *)IOP321_REG_ADDR(0x00000444)
168 #define IOP321_DMA1_DAR (volatile u32 *)IOP321_REG_ADDR(0x0000044C)
169 #define IOP321_DMA1_NDAR (volatile u32 *)IOP321_REG_ADDR(0x00000450)
170 #define IOP321_DMA1_PADR (volatile u32 *)IOP321_REG_ADDR(0x00000454)
171 #define IOP321_DMA1_PUADR (volatile u32 *)IOP321_REG_ADDR(0x00000458)
172 #define IOP321_DMA1_LADR (volatile u32 *)IOP321_REG_ADDR(0x0000045C)
173 #define IOP321_DMA1_BCR (volatile u32 *)IOP321_REG_ADDR(0x00000460)
174 #define IOP321_DMA1_DCR (volatile u32 *)IOP321_REG_ADDR(0x00000464)
175 /* Reserved 0x00000468 through 0x000004FF */
177 /* Memory controller 0x00000500 through 0x0005FF */
179 /* Peripheral bus interface unit 0x00000680 through 0x0006FF */
180 #define IOP321_PBCR (volatile u32 *)IOP321_REG_ADDR(0x00000680)
181 #define IOP321_PBISR (volatile u32 *)IOP321_REG_ADDR(0x00000684)
182 #define IOP321_PBBAR0 (volatile u32 *)IOP321_REG_ADDR(0x00000688)
183 #define IOP321_PBLR0 (volatile u32 *)IOP321_REG_ADDR(0x0000068C)
184 #define IOP321_PBBAR1 (volatile u32 *)IOP321_REG_ADDR(0x00000690)
185 #define IOP321_PBLR1 (volatile u32 *)IOP321_REG_ADDR(0x00000694)
186 #define IOP321_PBBAR2 (volatile u32 *)IOP321_REG_ADDR(0x00000698)
187 #define IOP321_PBLR2 (volatile u32 *)IOP321_REG_ADDR(0x0000069C)
188 #define IOP321_PBBAR3 (volatile u32 *)IOP321_REG_ADDR(0x000006A0)
189 #define IOP321_PBLR3 (volatile u32 *)IOP321_REG_ADDR(0x000006A4)
190 #define IOP321_PBBAR4 (volatile u32 *)IOP321_REG_ADDR(0x000006A8)
191 #define IOP321_PBLR4 (volatile u32 *)IOP321_REG_ADDR(0x000006AC)
192 #define IOP321_PBBAR5 (volatile u32 *)IOP321_REG_ADDR(0x000006B0)
193 #define IOP321_PBLR5 (volatile u32 *)IOP321_REG_ADDR(0x000006B4)
194 #define IOP321_PBDSCR (volatile u32 *)IOP321_REG_ADDR(0x000006B8)
195 /* Reserved 0x000006BC */
196 #define IOP321_PMBR0 (volatile u32 *)IOP321_REG_ADDR(0x000006C0)
197 /* Reserved 0x000006C4 through 0x000006DC */
198 #define IOP321_PMBR1 (volatile u32 *)IOP321_REG_ADDR(0x000006E0)
199 #define IOP321_PMBR2 (volatile u32 *)IOP321_REG_ADDR(0x000006E4)
201 #define IOP321_PBCR_EN 0x1
203 #define IOP321_PBISR_BOOR_ERR 0x1
205 /* Peripheral performance monitoring unit 0x00000700 through 0x00077F */
206 #define IOP321_GTMR (volatile u32 *)IOP321_REG_ADDR(0x00000700)
207 #define IOP321_ESR (volatile u32 *)IOP321_REG_ADDR(0x00000704)
208 #define IOP321_EMISR (volatile u32 *)IOP321_REG_ADDR(0x00000708)
209 /* reserved 0x00000070c */
210 #define IOP321_GTSR (volatile u32 *)IOP321_REG_ADDR(0x00000710)
211 /* PERC0 DOESN'T EXIST - index from 1! */
212 #define IOP321_PERCR0 (volatile u32 *)IOP321_REG_ADDR(0x00000710)
214 #define IOP321_GTMR_NGCE 0x04 /* (Not) Global Counter Enable */
216 /* Internal arbitration unit 0x00000780 through 0x0007BF */
217 #define IOP321_IACR (volatile u32 *)IOP321_REG_ADDR(0x00000780)
218 #define IOP321_MTTR1 (volatile u32 *)IOP321_REG_ADDR(0x00000784)
219 #define IOP321_MTTR2 (volatile u32 *)IOP321_REG_ADDR(0x00000788)
221 /* General Purpose I/O Registers */
222 #define IOP321_GPOE (volatile u32 *)IOP321_REG_ADDR(0x000007C4)
223 #define IOP321_GPID (volatile u32 *)IOP321_REG_ADDR(0x000007C8)
224 #define IOP321_GPOD (volatile u32 *)IOP321_REG_ADDR(0x000007CC)
226 /* Interrupt Controller */
227 #define IOP321_INTCTL (volatile u32 *)IOP321_REG_ADDR(0x000007D0)
228 #define IOP321_INTSTR (volatile u32 *)IOP321_REG_ADDR(0x000007D4)
229 #define IOP321_IINTSRC (volatile u32 *)IOP321_REG_ADDR(0x000007D8)
230 #define IOP321_FINTSRC (volatile u32 *)IOP321_REG_ADDR(0x000007DC)
234 #define IOP321_TU_TMR0 (volatile u32 *)IOP321_REG_ADDR(0x000007E0)
235 #define IOP321_TU_TMR1 (volatile u32 *)IOP321_REG_ADDR(0x000007E4)
237 #ifdef CONFIG_ARCH_IQ80321
238 #define IOP321_TICK_RATE 200000000 /* 200 MHz clock */
239 #elif defined(CONFIG_ARCH_IQ31244)
240 #define IOP321_TICK_RATE 198000000 /* 33.000 MHz crystal */
243 #ifdef CONFIG_ARCH_EP80219
244 #undef IOP321_TICK_RATE
245 #define IOP321_TICK_RATE 200000000 /* 33.333333 Mhz crystal */
248 #define IOP321_TMR_TC 0x01
249 #define IOP321_TMR_EN 0x02
250 #define IOP321_TMR_RELOAD 0x04
251 #define IOP321_TMR_PRIVILEGED 0x09
253 #define IOP321_TMR_RATIO_1_1 0x00
254 #define IOP321_TMR_RATIO_4_1 0x10
255 #define IOP321_TMR_RATIO_8_1 0x20
256 #define IOP321_TMR_RATIO_16_1 0x30
258 #define IOP321_TU_TCR0 (volatile u32 *)IOP321_REG_ADDR(0x000007E8)
259 #define IOP321_TU_TCR1 (volatile u32 *)IOP321_REG_ADDR(0x000007EC)
260 #define IOP321_TU_TRR0 (volatile u32 *)IOP321_REG_ADDR(0x000007F0)
261 #define IOP321_TU_TRR1 (volatile u32 *)IOP321_REG_ADDR(0x000007F4)
262 #define IOP321_TU_TISR (volatile u32 *)IOP321_REG_ADDR(0x000007F8)
263 #define IOP321_TU_WDTCR (volatile u32 *)IOP321_REG_ADDR(0x000007FC)
265 /* Application accelerator unit 0x00000800 - 0x000008FF */
266 #define IOP321_AAU_ACR (volatile u32 *)IOP321_REG_ADDR(0x00000800)
267 #define IOP321_AAU_ASR (volatile u32 *)IOP321_REG_ADDR(0x00000804)
268 #define IOP321_AAU_ADAR (volatile u32 *)IOP321_REG_ADDR(0x00000808)
269 #define IOP321_AAU_ANDAR (volatile u32 *)IOP321_REG_ADDR(0x0000080C)
270 #define IOP321_AAU_SAR1 (volatile u32 *)IOP321_REG_ADDR(0x00000810)
271 #define IOP321_AAU_SAR2 (volatile u32 *)IOP321_REG_ADDR(0x00000814)
272 #define IOP321_AAU_SAR3 (volatile u32 *)IOP321_REG_ADDR(0x00000818)
273 #define IOP321_AAU_SAR4 (volatile u32 *)IOP321_REG_ADDR(0x0000081C)
274 #define IOP321_AAU_SAR5 (volatile u32 *)IOP321_REG_ADDR(0x0000082C)
275 #define IOP321_AAU_SAR6 (volatile u32 *)IOP321_REG_ADDR(0x00000830)
276 #define IOP321_AAU_SAR7 (volatile u32 *)IOP321_REG_ADDR(0x00000834)
277 #define IOP321_AAU_SAR8 (volatile u32 *)IOP321_REG_ADDR(0x00000838)
278 #define IOP321_AAU_SAR9 (volatile u32 *)IOP321_REG_ADDR(0x00000840)
279 #define IOP321_AAU_SAR10 (volatile u32 *)IOP321_REG_ADDR(0x00000844)
280 #define IOP321_AAU_SAR11 (volatile u32 *)IOP321_REG_ADDR(0x00000848)
281 #define IOP321_AAU_SAR12 (volatile u32 *)IOP321_REG_ADDR(0x0000084C)
282 #define IOP321_AAU_SAR13 (volatile u32 *)IOP321_REG_ADDR(0x00000850)
283 #define IOP321_AAU_SAR14 (volatile u32 *)IOP321_REG_ADDR(0x00000854)
284 #define IOP321_AAU_SAR15 (volatile u32 *)IOP321_REG_ADDR(0x00000858)
285 #define IOP321_AAU_SAR16 (volatile u32 *)IOP321_REG_ADDR(0x0000085C)
286 #define IOP321_AAU_SAR17 (volatile u32 *)IOP321_REG_ADDR(0x00000864)
287 #define IOP321_AAU_SAR18 (volatile u32 *)IOP321_REG_ADDR(0x00000868)
288 #define IOP321_AAU_SAR19 (volatile u32 *)IOP321_REG_ADDR(0x0000086C)
289 #define IOP321_AAU_SAR20 (volatile u32 *)IOP321_REG_ADDR(0x00000870)
290 #define IOP321_AAU_SAR21 (volatile u32 *)IOP321_REG_ADDR(0x00000874)
291 #define IOP321_AAU_SAR22 (volatile u32 *)IOP321_REG_ADDR(0x00000878)
292 #define IOP321_AAU_SAR23 (volatile u32 *)IOP321_REG_ADDR(0x0000087C)
293 #define IOP321_AAU_SAR24 (volatile u32 *)IOP321_REG_ADDR(0x00000880)
294 #define IOP321_AAU_SAR25 (volatile u32 *)IOP321_REG_ADDR(0x00000888)
295 #define IOP321_AAU_SAR26 (volatile u32 *)IOP321_REG_ADDR(0x0000088C)
296 #define IOP321_AAU_SAR27 (volatile u32 *)IOP321_REG_ADDR(0x00000890)
297 #define IOP321_AAU_SAR28 (volatile u32 *)IOP321_REG_ADDR(0x00000894)
298 #define IOP321_AAU_SAR29 (volatile u32 *)IOP321_REG_ADDR(0x00000898)
299 #define IOP321_AAU_SAR30 (volatile u32 *)IOP321_REG_ADDR(0x0000089C)
300 #define IOP321_AAU_SAR31 (volatile u32 *)IOP321_REG_ADDR(0x000008A0)
301 #define IOP321_AAU_SAR32 (volatile u32 *)IOP321_REG_ADDR(0x000008A4)
302 #define IOP321_AAU_DAR (volatile u32 *)IOP321_REG_ADDR(0x00000820)
303 #define IOP321_AAU_ABCR (volatile u32 *)IOP321_REG_ADDR(0x00000824)
304 #define IOP321_AAU_ADCR (volatile u32 *)IOP321_REG_ADDR(0x00000828)
305 #define IOP321_AAU_EDCR0 (volatile u32 *)IOP321_REG_ADDR(0x0000083c)
306 #define IOP321_AAU_EDCR1 (volatile u32 *)IOP321_REG_ADDR(0x00000860)
307 #define IOP321_AAU_EDCR2 (volatile u32 *)IOP321_REG_ADDR(0x00000884)
310 /* SSP serial port unit 0x00001600 - 0x0000167F */
311 /* I2C bus interface unit 0x00001680 - 0x000016FF */
312 #define IOP321_ICR0 (volatile u32 *)IOP321_REG_ADDR(0x00001680)
313 #define IOP321_ISR0 (volatile u32 *)IOP321_REG_ADDR(0x00001684)
314 #define IOP321_ISAR0 (volatile u32 *)IOP321_REG_ADDR(0x00001688)
315 #define IOP321_IDBR0 (volatile u32 *)IOP321_REG_ADDR(0x0000168C)
316 /* Reserved 0x00001690 */
317 #define IOP321_IBMR0 (volatile u32 *)IOP321_REG_ADDR(0x00001694)
318 /* Reserved 0x00001698 */
319 /* Reserved 0x0000169C */
320 #define IOP321_ICR1 (volatile u32 *)IOP321_REG_ADDR(0x000016A0)
321 #define IOP321_ISR1 (volatile u32 *)IOP321_REG_ADDR(0x000016A4)
322 #define IOP321_ISAR1 (volatile u32 *)IOP321_REG_ADDR(0x000016A8)
323 #define IOP321_IDBR1 (volatile u32 *)IOP321_REG_ADDR(0x000016AC)
324 #define IOP321_IBMR1 (volatile u32 *)IOP321_REG_ADDR(0x000016B4)
325 /* Reserved 0x000016B8 through 0x000016FC */
327 /* for I2C bit defs see drivers/i2c/i2c-iop3xx.h */
331 extern void iop321_map_io(void);
332 extern void iop321_init_irq(void);
333 extern void iop321_time_init(void);
336 #endif // _IOP321_HW_H_