This commit was manufactured by cvs2svn to create branch 'vserver'.
[linux-2.6.git] / include / asm-mips / mach-au1x00 / au1xxx_ide.h
1 /*
2  * include/asm-mips/mach-au1x00/au1xxx_ide.h  version 01.30.00   Aug. 02 2005
3  *
4  * BRIEF MODULE DESCRIPTION
5  * AMD Alchemy Au1xxx IDE interface routines over the Static Bus
6  *
7  * Copyright (c) 2003-2005 AMD, Personal Connectivity Solutions
8  *
9  * This program is free software; you can redistribute it and/or modify it under
10  * the terms of the GNU General Public License as published by the Free Software
11  * Foundation; either version 2 of the License, or (at your option) any later
12  * version.
13  *
14  * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
15  * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND
16  * FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR
17  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
18  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
19  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
20  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
21  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
22  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
23  * POSSIBILITY OF SUCH DAMAGE.
24  *
25  * You should have received a copy of the GNU General Public License along with
26  * this program; if not, write to the Free Software Foundation, Inc.,
27  * 675 Mass Ave, Cambridge, MA 02139, USA.
28  *
29  * Note: for more information, please refer "AMD Alchemy Au1200/Au1550 IDE
30  *       Interface and Linux Device Driver" Application Note.
31  */
32 #include <linux/config.h>
33
34 #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
35         #define DMA_WAIT_TIMEOUT        100
36         #define NUM_DESCRIPTORS         PRD_ENTRIES
37 #else /* CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA */
38         #define NUM_DESCRIPTORS         2
39 #endif
40
41 #ifndef AU1XXX_ATA_RQSIZE
42         #define AU1XXX_ATA_RQSIZE       128
43 #endif
44
45 /* Disable Burstable-Support for DBDMA */
46 #ifndef CONFIG_BLK_DEV_IDE_AU1XXX_BURSTABLE_ON
47         #define CONFIG_BLK_DEV_IDE_AU1XXX_BURSTABLE_ON  0
48 #endif
49
50 #ifdef CONFIG_PM
51 /*
52 * This will enable the device to be powered up when write() or read()
53 * is called. If this is not defined, the driver will return -EBUSY.
54 */
55 #define WAKE_ON_ACCESS 1
56
57 typedef struct
58 {
59         spinlock_t         lock;       /* Used to block on state transitions */
60         au1xxx_power_dev_t *dev;       /* Power Managers device structure */
61         unsigned           stopped;    /* USed to signaling device is stopped */
62 } pm_state;
63 #endif
64
65
66 typedef struct
67 {
68         u32                     tx_dev_id, rx_dev_id, target_dev_id;
69         u32                     tx_chan, rx_chan;
70         void                    *tx_desc_head, *rx_desc_head;
71         ide_hwif_t              *hwif;
72 #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
73         ide_drive_t             *drive;
74         u8                      white_list, black_list;
75         struct dbdma_cmd        *dma_table_cpu;
76         dma_addr_t              dma_table_dma;
77 #endif
78         struct device           *dev;
79         int                     irq;
80         u32                     regbase;
81 #ifdef CONFIG_PM
82         pm_state                pm;
83 #endif
84 } _auide_hwif;
85
86 #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
87 /* HD white list */
88 static const struct drive_list_entry dma_white_list [] = {
89 /*
90  * Hitachi
91  */
92         { "HITACHI_DK14FA-20"    ,       "ALL"           },
93         { "HTS726060M9AT00"      ,       "ALL"           },
94 /*
95  * Maxtor
96  */
97         { "Maxtor 6E040L0"      ,       "ALL"           },
98         { "Maxtor 6Y080P0"      ,       "ALL"           },
99         { "Maxtor 6Y160P0"      ,       "ALL"           },
100 /*
101  * Seagate
102  */
103         { "ST3120026A"          ,       "ALL"           },
104         { "ST320014A"           ,       "ALL"           },
105         { "ST94011A"            ,       "ALL"           },
106         { "ST340016A"           ,       "ALL"           },
107 /*
108  * Western Digital
109  */
110         { "WDC WD400UE-00HCT0"  ,       "ALL"           },
111         { "WDC WD400JB-00JJC0"  ,       "ALL"           },
112         { NULL                  ,       NULL            }
113 };
114
115 /* HD black list */
116 static const struct drive_list_entry dma_black_list [] = {
117 /*
118  * Western Digital
119  */
120         { "WDC WD100EB-00CGH0"  ,       "ALL"           },
121         { "WDC WD200BB-00AUA1"  ,       "ALL"           },
122         { "WDC AC24300L"        ,       "ALL"           },
123         { NULL                  ,       NULL            }
124 };
125 #endif
126
127 /* function prototyping */
128 u8 auide_inb(unsigned long port);
129 u16 auide_inw(unsigned long port);
130 u32 auide_inl(unsigned long port);
131 void auide_insw(unsigned long port, void *addr, u32 count);
132 void auide_insl(unsigned long port, void *addr, u32 count);
133 void auide_outb(u8 addr, unsigned long port);
134 void auide_outbsync(ide_drive_t *drive, u8 addr, unsigned long port);
135 void auide_outw(u16 addr, unsigned long port);
136 void auide_outl(u32 addr, unsigned long port);
137 void auide_outsw(unsigned long port, void *addr, u32 count);
138 void auide_outsl(unsigned long port, void *addr, u32 count);
139 static void auide_tune_drive(ide_drive_t *drive, byte pio);
140 static int auide_tune_chipset (ide_drive_t *drive, u8 speed);
141 static int auide_ddma_init( _auide_hwif *auide );
142 static void auide_setup_ports(hw_regs_t *hw, _auide_hwif *ahwif);
143 int __init auide_probe(void);
144
145 #ifdef CONFIG_PM
146         int au1200ide_pm_callback( au1xxx_power_dev_t *dev,
147                                    au1xxx_request_t request, void *data);
148         static int au1xxxide_pm_standby( au1xxx_power_dev_t *dev );
149         static int au1xxxide_pm_sleep( au1xxx_power_dev_t *dev );
150         static int au1xxxide_pm_resume( au1xxx_power_dev_t *dev );
151         static int au1xxxide_pm_getstatus( au1xxx_power_dev_t *dev );
152         static int au1xxxide_pm_access( au1xxx_power_dev_t *dev );
153         static int au1xxxide_pm_idle( au1xxx_power_dev_t *dev );
154         static int au1xxxide_pm_cleanup( au1xxx_power_dev_t *dev );
155 #endif
156
157
158 /*
159  * Multi-Word DMA + DbDMA functions
160  */
161 #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
162         static int auide_build_sglist(ide_drive_t *drive,  struct request *rq);
163         static int auide_build_dmatable(ide_drive_t *drive);
164         static int auide_dma_end(ide_drive_t *drive);
165         ide_startstop_t auide_dma_intr (ide_drive_t *drive);
166         static void auide_dma_exec_cmd(ide_drive_t *drive, u8 command);
167         static int auide_dma_setup(ide_drive_t *drive);
168         static int auide_dma_check(ide_drive_t *drive);
169         static int auide_dma_test_irq(ide_drive_t *drive);
170         static int auide_dma_host_off(ide_drive_t *drive);
171         static int auide_dma_host_on(ide_drive_t *drive);
172         static int auide_dma_lostirq(ide_drive_t *drive);
173         static int auide_dma_on(ide_drive_t *drive);
174         static void auide_ddma_tx_callback(int irq, void *param,
175                                            struct pt_regs *regs);
176         static void auide_ddma_rx_callback(int irq, void *param,
177                                            struct pt_regs *regs);
178         static int auide_dma_off_quietly(ide_drive_t *drive);
179 #endif /* end CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
180
181 /*******************************************************************************
182 * PIO Mode timing calculation :                                                *
183 *                                                                              *
184 * Static Bus Spec   ATA Spec                                                   *
185 *      Tcsoe      =   t1                                                       *
186 *      Toecs      =   t9                                                       *
187 *      Twcs       =   t9                                                       *
188 *      Tcsh       =   t2i | t2                                                 *
189 *      Tcsoff     =   t2i | t2                                                 *
190 *      Twp        =   t2                                                       *
191 *      Tcsw       =   t1                                                       *
192 *      Tpm        =   0                                                        *
193 *      Ta         =   t1+t2                                                    *
194 *******************************************************************************/
195
196 #define TCSOE_MASK            (0x07<<29)
197 #define TOECS_MASK            (0x07<<26)
198 #define TWCS_MASK             (0x07<<28)
199 #define TCSH_MASK             (0x0F<<24)
200 #define TCSOFF_MASK           (0x07<<20)
201 #define TWP_MASK              (0x3F<<14)
202 #define TCSW_MASK             (0x0F<<10)
203 #define TPM_MASK              (0x0F<<6)
204 #define TA_MASK               (0x3F<<0)
205 #define TS_MASK               (1<<8)
206
207 /* Timing parameters PIO mode 0 */
208 #define SBC_IDE_PIO0_TCSOE    (0x04<<29)
209 #define SBC_IDE_PIO0_TOECS    (0x01<<26)
210 #define SBC_IDE_PIO0_TWCS     (0x02<<28)
211 #define SBC_IDE_PIO0_TCSH     (0x08<<24)
212 #define SBC_IDE_PIO0_TCSOFF   (0x07<<20)
213 #define SBC_IDE_PIO0_TWP      (0x10<<14)
214 #define SBC_IDE_PIO0_TCSW     (0x04<<10)
215 #define SBC_IDE_PIO0_TPM      (0x0<<6)
216 #define SBC_IDE_PIO0_TA       (0x15<<0)
217 /* Timing parameters PIO mode 1 */
218 #define SBC_IDE_PIO1_TCSOE    (0x03<<29)
219 #define SBC_IDE_PIO1_TOECS    (0x01<<26)
220 #define SBC_IDE_PIO1_TWCS     (0x01<<28)
221 #define SBC_IDE_PIO1_TCSH     (0x06<<24)
222 #define SBC_IDE_PIO1_TCSOFF   (0x06<<20)
223 #define SBC_IDE_PIO1_TWP      (0x08<<14)
224 #define SBC_IDE_PIO1_TCSW     (0x03<<10)
225 #define SBC_IDE_PIO1_TPM      (0x00<<6)
226 #define SBC_IDE_PIO1_TA       (0x0B<<0)
227 /* Timing parameters PIO mode 2 */
228 #define SBC_IDE_PIO2_TCSOE    (0x05<<29)
229 #define SBC_IDE_PIO2_TOECS    (0x01<<26)
230 #define SBC_IDE_PIO2_TWCS     (0x01<<28)
231 #define SBC_IDE_PIO2_TCSH     (0x07<<24)
232 #define SBC_IDE_PIO2_TCSOFF   (0x07<<20)
233 #define SBC_IDE_PIO2_TWP      (0x1F<<14)
234 #define SBC_IDE_PIO2_TCSW     (0x05<<10)
235 #define SBC_IDE_PIO2_TPM      (0x00<<6)
236 #define SBC_IDE_PIO2_TA       (0x22<<0)
237 /* Timing parameters PIO mode 3 */
238 #define SBC_IDE_PIO3_TCSOE    (0x05<<29)
239 #define SBC_IDE_PIO3_TOECS    (0x01<<26)
240 #define SBC_IDE_PIO3_TWCS     (0x01<<28)
241 #define SBC_IDE_PIO3_TCSH     (0x0D<<24)
242 #define SBC_IDE_PIO3_TCSOFF   (0x0D<<20)
243 #define SBC_IDE_PIO3_TWP      (0x15<<14)
244 #define SBC_IDE_PIO3_TCSW     (0x05<<10)
245 #define SBC_IDE_PIO3_TPM      (0x00<<6)
246 #define SBC_IDE_PIO3_TA       (0x1A<<0)
247 /* Timing parameters PIO mode 4 */
248 #define SBC_IDE_PIO4_TCSOE    (0x04<<29)
249 #define SBC_IDE_PIO4_TOECS    (0x01<<26)
250 #define SBC_IDE_PIO4_TWCS     (0x01<<28)
251 #define SBC_IDE_PIO4_TCSH     (0x04<<24)
252 #define SBC_IDE_PIO4_TCSOFF   (0x04<<20)
253 #define SBC_IDE_PIO4_TWP      (0x0D<<14)
254 #define SBC_IDE_PIO4_TCSW     (0x03<<10)
255 #define SBC_IDE_PIO4_TPM      (0x00<<6)
256 #define SBC_IDE_PIO4_TA       (0x12<<0)
257 /* Timing parameters MDMA mode 0 */
258 #define SBC_IDE_MDMA0_TCSOE   (0x03<<29)
259 #define SBC_IDE_MDMA0_TOECS   (0x01<<26)
260 #define SBC_IDE_MDMA0_TWCS    (0x01<<28)
261 #define SBC_IDE_MDMA0_TCSH    (0x07<<24)
262 #define SBC_IDE_MDMA0_TCSOFF  (0x07<<20)
263 #define SBC_IDE_MDMA0_TWP     (0x0C<<14)
264 #define SBC_IDE_MDMA0_TCSW    (0x03<<10)
265 #define SBC_IDE_MDMA0_TPM     (0x00<<6)
266 #define SBC_IDE_MDMA0_TA      (0x0F<<0)
267 /* Timing parameters MDMA mode 1 */
268 #define SBC_IDE_MDMA1_TCSOE   (0x05<<29)
269 #define SBC_IDE_MDMA1_TOECS   (0x01<<26)
270 #define SBC_IDE_MDMA1_TWCS    (0x01<<28)
271 #define SBC_IDE_MDMA1_TCSH    (0x05<<24)
272 #define SBC_IDE_MDMA1_TCSOFF  (0x05<<20)
273 #define SBC_IDE_MDMA1_TWP     (0x0F<<14)
274 #define SBC_IDE_MDMA1_TCSW    (0x05<<10)
275 #define SBC_IDE_MDMA1_TPM     (0x00<<6)
276 #define SBC_IDE_MDMA1_TA      (0x15<<0)
277 /* Timing parameters MDMA mode 2 */
278 #define SBC_IDE_MDMA2_TCSOE   (0x04<<29)
279 #define SBC_IDE_MDMA2_TOECS   (0x01<<26)
280 #define SBC_IDE_MDMA2_TWCS    (0x01<<28)
281 #define SBC_IDE_MDMA2_TCSH    (0x04<<24)
282 #define SBC_IDE_MDMA2_TCSOFF  (0x04<<20)
283 #define SBC_IDE_MDMA2_TWP     (0x0D<<14)
284 #define SBC_IDE_MDMA2_TCSW    (0x04<<10)
285 #define SBC_IDE_MDMA2_TPM     (0x00<<6)
286 #define SBC_IDE_MDMA2_TA      (0x12<<0)
287
288 #define SBC_IDE_TIMING(mode) \
289          SBC_IDE_##mode##_TWCS | \
290          SBC_IDE_##mode##_TCSH | \
291          SBC_IDE_##mode##_TCSOFF | \
292          SBC_IDE_##mode##_TWP | \
293          SBC_IDE_##mode##_TCSW | \
294          SBC_IDE_##mode##_TPM | \
295          SBC_IDE_##mode##_TA