patch-2_6_7-vs1_9_1_12
[linux-2.6.git] / include / sound / cs46xx.h
1 #ifndef __SOUND_CS46XX_H
2 #define __SOUND_CS46XX_H
3
4 /*
5  *  Copyright (c) by Jaroslav Kysela <perex@suse.cz>,
6  *                   Cirrus Logic, Inc.
7  *  Definitions for Cirrus Logic CS46xx chips
8  *
9  *
10  *   This program is free software; you can redistribute it and/or modify
11  *   it under the terms of the GNU General Public License as published by
12  *   the Free Software Foundation; either version 2 of the License, or
13  *   (at your option) any later version.
14  *
15  *   This program is distributed in the hope that it will be useful,
16  *   but WITHOUT ANY WARRANTY; without even the implied warranty of
17  *   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18  *   GNU General Public License for more details.
19  *
20  *   You should have received a copy of the GNU General Public License
21  *   along with this program; if not, write to the Free Software
22  *   Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307 USA
23  *
24  */
25
26 #include "pcm.h"
27 #include "rawmidi.h"
28 #include "ac97_codec.h"
29 #include "cs46xx_dsp_spos.h"
30
31 #ifndef PCI_VENDOR_ID_CIRRUS
32 #define PCI_VENDOR_ID_CIRRUS            0x1013
33 #endif
34 #ifndef PCI_DEVICE_ID_CIRRUS_4610
35 #define PCI_DEVICE_ID_CIRRUS_4610       0x6001
36 #endif
37 #ifndef PCI_DEVICE_ID_CIRRUS_4612
38 #define PCI_DEVICE_ID_CIRRUS_4612       0x6003
39 #endif
40 #ifndef PCI_DEVICE_ID_CIRRUS_4615
41 #define PCI_DEVICE_ID_CIRRUS_4615       0x6004
42 #endif
43
44 /*
45  *  Direct registers
46  */
47
48 /*
49  *  The following define the offsets of the registers accessed via base address
50  *  register zero on the CS46xx part.
51  */
52 #define BA0_HISR                                0x00000000
53 #define BA0_HSR0                                0x00000004
54 #define BA0_HICR                                0x00000008
55 #define BA0_DMSR                                0x00000100
56 #define BA0_HSAR                                0x00000110
57 #define BA0_HDAR                                0x00000114
58 #define BA0_HDMR                                0x00000118
59 #define BA0_HDCR                                0x0000011C
60 #define BA0_PFMC                                0x00000200
61 #define BA0_PFCV1                               0x00000204
62 #define BA0_PFCV2                               0x00000208
63 #define BA0_PCICFG00                            0x00000300
64 #define BA0_PCICFG04                            0x00000304
65 #define BA0_PCICFG08                            0x00000308
66 #define BA0_PCICFG0C                            0x0000030C
67 #define BA0_PCICFG10                            0x00000310
68 #define BA0_PCICFG14                            0x00000314
69 #define BA0_PCICFG18                            0x00000318
70 #define BA0_PCICFG1C                            0x0000031C
71 #define BA0_PCICFG20                            0x00000320
72 #define BA0_PCICFG24                            0x00000324
73 #define BA0_PCICFG28                            0x00000328
74 #define BA0_PCICFG2C                            0x0000032C
75 #define BA0_PCICFG30                            0x00000330
76 #define BA0_PCICFG34                            0x00000334
77 #define BA0_PCICFG38                            0x00000338
78 #define BA0_PCICFG3C                            0x0000033C
79 #define BA0_CLKCR1                              0x00000400
80 #define BA0_CLKCR2                              0x00000404
81 #define BA0_PLLM                                0x00000408
82 #define BA0_PLLCC                               0x0000040C
83 #define BA0_FRR                                 0x00000410 
84 #define BA0_CFL1                                0x00000414
85 #define BA0_CFL2                                0x00000418
86 #define BA0_SERMC1                              0x00000420
87 #define BA0_SERMC2                              0x00000424
88 #define BA0_SERC1                               0x00000428
89 #define BA0_SERC2                               0x0000042C
90 #define BA0_SERC3                               0x00000430
91 #define BA0_SERC4                               0x00000434
92 #define BA0_SERC5                               0x00000438
93 #define BA0_SERBSP                              0x0000043C
94 #define BA0_SERBST                              0x00000440
95 #define BA0_SERBCM                              0x00000444
96 #define BA0_SERBAD                              0x00000448
97 #define BA0_SERBCF                              0x0000044C
98 #define BA0_SERBWP                              0x00000450
99 #define BA0_SERBRP                              0x00000454
100 #ifndef NO_CS4612
101 #define BA0_ASER_FADDR                          0x00000458
102 #endif
103 #define BA0_ACCTL                               0x00000460
104 #define BA0_ACSTS                               0x00000464
105 #define BA0_ACOSV                               0x00000468
106 #define BA0_ACCAD                               0x0000046C
107 #define BA0_ACCDA                               0x00000470
108 #define BA0_ACISV                               0x00000474
109 #define BA0_ACSAD                               0x00000478
110 #define BA0_ACSDA                               0x0000047C
111 #define BA0_JSPT                                0x00000480
112 #define BA0_JSCTL                               0x00000484
113 #define BA0_JSC1                                0x00000488
114 #define BA0_JSC2                                0x0000048C
115 #define BA0_MIDCR                               0x00000490
116 #define BA0_MIDSR                               0x00000494
117 #define BA0_MIDWP                               0x00000498
118 #define BA0_MIDRP                               0x0000049C
119 #define BA0_JSIO                                0x000004A0
120 #ifndef NO_CS4612
121 #define BA0_ASER_MASTER                         0x000004A4
122 #endif
123 #define BA0_CFGI                                0x000004B0
124 #define BA0_SSVID                               0x000004B4
125 #define BA0_GPIOR                               0x000004B8
126 #ifndef NO_CS4612
127 #define BA0_EGPIODR                             0x000004BC
128 #define BA0_EGPIOPTR                            0x000004C0
129 #define BA0_EGPIOTR                             0x000004C4
130 #define BA0_EGPIOWR                             0x000004C8
131 #define BA0_EGPIOSR                             0x000004CC
132 #define BA0_SERC6                               0x000004D0
133 #define BA0_SERC7                               0x000004D4
134 #define BA0_SERACC                              0x000004D8
135 #define BA0_ACCTL2                              0x000004E0
136 #define BA0_ACSTS2                              0x000004E4
137 #define BA0_ACOSV2                              0x000004E8
138 #define BA0_ACCAD2                              0x000004EC
139 #define BA0_ACCDA2                              0x000004F0
140 #define BA0_ACISV2                              0x000004F4
141 #define BA0_ACSAD2                              0x000004F8
142 #define BA0_ACSDA2                              0x000004FC
143 #define BA0_IOTAC0                              0x00000500
144 #define BA0_IOTAC1                              0x00000504
145 #define BA0_IOTAC2                              0x00000508
146 #define BA0_IOTAC3                              0x0000050C
147 #define BA0_IOTAC4                              0x00000510
148 #define BA0_IOTAC5                              0x00000514
149 #define BA0_IOTAC6                              0x00000518
150 #define BA0_IOTAC7                              0x0000051C
151 #define BA0_IOTAC8                              0x00000520
152 #define BA0_IOTAC9                              0x00000524
153 #define BA0_IOTAC10                             0x00000528
154 #define BA0_IOTAC11                             0x0000052C
155 #define BA0_IOTFR0                              0x00000540
156 #define BA0_IOTFR1                              0x00000544
157 #define BA0_IOTFR2                              0x00000548
158 #define BA0_IOTFR3                              0x0000054C
159 #define BA0_IOTFR4                              0x00000550
160 #define BA0_IOTFR5                              0x00000554
161 #define BA0_IOTFR6                              0x00000558
162 #define BA0_IOTFR7                              0x0000055C
163 #define BA0_IOTFIFO                             0x00000580
164 #define BA0_IOTRRD                              0x00000584
165 #define BA0_IOTFP                               0x00000588
166 #define BA0_IOTCR                               0x0000058C
167 #define BA0_DPCID                               0x00000590
168 #define BA0_DPCIA                               0x00000594
169 #define BA0_DPCIC                               0x00000598
170 #define BA0_PCPCIR                              0x00000600
171 #define BA0_PCPCIG                              0x00000604
172 #define BA0_PCPCIEN                             0x00000608
173 #define BA0_EPCIPMC                             0x00000610
174 #endif
175
176 /*
177  *  The following define the offsets of the registers and memories accessed via
178  *  base address register one on the CS46xx part.
179  */
180 #define BA1_SP_DMEM0                            0x00000000
181 #define BA1_SP_DMEM1                            0x00010000
182 #define BA1_SP_PMEM                             0x00020000
183 #define BA1_SP_REG                              0x00030000
184 #define BA1_SPCR                                0x00030000
185 #define BA1_DREG                                0x00030004
186 #define BA1_DSRWP                               0x00030008
187 #define BA1_TWPR                                0x0003000C
188 #define BA1_SPWR                                0x00030010
189 #define BA1_SPIR                                0x00030014
190 #define BA1_FGR1                                0x00030020
191 #define BA1_SPCS                                0x00030028
192 #define BA1_SDSR                                0x0003002C
193 #define BA1_FRMT                                0x00030030
194 #define BA1_FRCC                                0x00030034
195 #define BA1_FRSC                                0x00030038
196 #define BA1_OMNI_MEM                            0x000E0000
197
198
199 /*
200  *  The following defines are for the flags in the host interrupt status
201  *  register.
202  */
203 #define HISR_VC_MASK                            0x0000FFFF
204 #define HISR_VC0                                0x00000001
205 #define HISR_VC1                                0x00000002
206 #define HISR_VC2                                0x00000004
207 #define HISR_VC3                                0x00000008
208 #define HISR_VC4                                0x00000010
209 #define HISR_VC5                                0x00000020
210 #define HISR_VC6                                0x00000040
211 #define HISR_VC7                                0x00000080
212 #define HISR_VC8                                0x00000100
213 #define HISR_VC9                                0x00000200
214 #define HISR_VC10                               0x00000400
215 #define HISR_VC11                               0x00000800
216 #define HISR_VC12                               0x00001000
217 #define HISR_VC13                               0x00002000
218 #define HISR_VC14                               0x00004000
219 #define HISR_VC15                               0x00008000
220 #define HISR_INT0                               0x00010000
221 #define HISR_INT1                               0x00020000
222 #define HISR_DMAI                               0x00040000
223 #define HISR_FROVR                              0x00080000
224 #define HISR_MIDI                               0x00100000
225 #ifdef NO_CS4612
226 #define HISR_RESERVED                           0x0FE00000
227 #else
228 #define HISR_SBINT                              0x00200000
229 #define HISR_RESERVED                           0x0FC00000
230 #endif
231 #define HISR_H0P                                0x40000000
232 #define HISR_INTENA                             0x80000000
233
234 /*
235  *  The following defines are for the flags in the host signal register 0.
236  */
237 #define HSR0_VC_MASK                            0xFFFFFFFF
238 #define HSR0_VC16                               0x00000001
239 #define HSR0_VC17                               0x00000002
240 #define HSR0_VC18                               0x00000004
241 #define HSR0_VC19                               0x00000008
242 #define HSR0_VC20                               0x00000010
243 #define HSR0_VC21                               0x00000020
244 #define HSR0_VC22                               0x00000040
245 #define HSR0_VC23                               0x00000080
246 #define HSR0_VC24                               0x00000100
247 #define HSR0_VC25                               0x00000200
248 #define HSR0_VC26                               0x00000400
249 #define HSR0_VC27                               0x00000800
250 #define HSR0_VC28                               0x00001000
251 #define HSR0_VC29                               0x00002000
252 #define HSR0_VC30                               0x00004000
253 #define HSR0_VC31                               0x00008000
254 #define HSR0_VC32                               0x00010000
255 #define HSR0_VC33                               0x00020000
256 #define HSR0_VC34                               0x00040000
257 #define HSR0_VC35                               0x00080000
258 #define HSR0_VC36                               0x00100000
259 #define HSR0_VC37                               0x00200000
260 #define HSR0_VC38                               0x00400000
261 #define HSR0_VC39                               0x00800000
262 #define HSR0_VC40                               0x01000000
263 #define HSR0_VC41                               0x02000000
264 #define HSR0_VC42                               0x04000000
265 #define HSR0_VC43                               0x08000000
266 #define HSR0_VC44                               0x10000000
267 #define HSR0_VC45                               0x20000000
268 #define HSR0_VC46                               0x40000000
269 #define HSR0_VC47                               0x80000000
270
271 /*
272  *  The following defines are for the flags in the host interrupt control
273  *  register.
274  */
275 #define HICR_IEV                                0x00000001
276 #define HICR_CHGM                               0x00000002
277
278 /*
279  *  The following defines are for the flags in the DMA status register.
280  */
281 #define DMSR_HP                                 0x00000001
282 #define DMSR_HR                                 0x00000002
283 #define DMSR_SP                                 0x00000004
284 #define DMSR_SR                                 0x00000008
285
286 /*
287  *  The following defines are for the flags in the host DMA source address
288  *  register.
289  */
290 #define HSAR_HOST_ADDR_MASK                     0xFFFFFFFF
291 #define HSAR_DSP_ADDR_MASK                      0x0000FFFF
292 #define HSAR_MEMID_MASK                         0x000F0000
293 #define HSAR_MEMID_SP_DMEM0                     0x00000000
294 #define HSAR_MEMID_SP_DMEM1                     0x00010000
295 #define HSAR_MEMID_SP_PMEM                      0x00020000
296 #define HSAR_MEMID_SP_DEBUG                     0x00030000
297 #define HSAR_MEMID_OMNI_MEM                     0x000E0000
298 #define HSAR_END                                0x40000000
299 #define HSAR_ERR                                0x80000000
300
301 /*
302  *  The following defines are for the flags in the host DMA destination address
303  *  register.
304  */
305 #define HDAR_HOST_ADDR_MASK                     0xFFFFFFFF
306 #define HDAR_DSP_ADDR_MASK                      0x0000FFFF
307 #define HDAR_MEMID_MASK                         0x000F0000
308 #define HDAR_MEMID_SP_DMEM0                     0x00000000
309 #define HDAR_MEMID_SP_DMEM1                     0x00010000
310 #define HDAR_MEMID_SP_PMEM                      0x00020000
311 #define HDAR_MEMID_SP_DEBUG                     0x00030000
312 #define HDAR_MEMID_OMNI_MEM                     0x000E0000
313 #define HDAR_END                                0x40000000
314 #define HDAR_ERR                                0x80000000
315
316 /*
317  *  The following defines are for the flags in the host DMA control register.
318  */
319 #define HDMR_AC_MASK                            0x0000F000
320 #define HDMR_AC_8_16                            0x00001000
321 #define HDMR_AC_M_S                             0x00002000
322 #define HDMR_AC_B_L                             0x00004000
323 #define HDMR_AC_S_U                             0x00008000
324
325 /*
326  *  The following defines are for the flags in the host DMA control register.
327  */
328 #define HDCR_COUNT_MASK                         0x000003FF
329 #define HDCR_DONE                               0x00004000
330 #define HDCR_OPT                                0x00008000
331 #define HDCR_WBD                                0x00400000
332 #define HDCR_WBS                                0x00800000
333 #define HDCR_DMS_MASK                           0x07000000
334 #define HDCR_DMS_LINEAR                         0x00000000
335 #define HDCR_DMS_16_DWORDS                      0x01000000
336 #define HDCR_DMS_32_DWORDS                      0x02000000
337 #define HDCR_DMS_64_DWORDS                      0x03000000
338 #define HDCR_DMS_128_DWORDS                     0x04000000
339 #define HDCR_DMS_256_DWORDS                     0x05000000
340 #define HDCR_DMS_512_DWORDS                     0x06000000
341 #define HDCR_DMS_1024_DWORDS                    0x07000000
342 #define HDCR_DH                                 0x08000000
343 #define HDCR_SMS_MASK                           0x70000000
344 #define HDCR_SMS_LINEAR                         0x00000000
345 #define HDCR_SMS_16_DWORDS                      0x10000000
346 #define HDCR_SMS_32_DWORDS                      0x20000000
347 #define HDCR_SMS_64_DWORDS                      0x30000000
348 #define HDCR_SMS_128_DWORDS                     0x40000000
349 #define HDCR_SMS_256_DWORDS                     0x50000000
350 #define HDCR_SMS_512_DWORDS                     0x60000000
351 #define HDCR_SMS_1024_DWORDS                    0x70000000
352 #define HDCR_SH                                 0x80000000
353 #define HDCR_COUNT_SHIFT                        0
354
355 /*
356  *  The following defines are for the flags in the performance monitor control
357  *  register.
358  */
359 #define PFMC_C1SS_MASK                          0x0000001F
360 #define PFMC_C1EV                               0x00000020
361 #define PFMC_C1RS                               0x00008000
362 #define PFMC_C2SS_MASK                          0x001F0000
363 #define PFMC_C2EV                               0x00200000
364 #define PFMC_C2RS                               0x80000000
365 #define PFMC_C1SS_SHIFT                         0
366 #define PFMC_C2SS_SHIFT                         16
367 #define PFMC_BUS_GRANT                          0
368 #define PFMC_GRANT_AFTER_REQ                    1
369 #define PFMC_TRANSACTION                        2
370 #define PFMC_DWORD_TRANSFER                     3
371 #define PFMC_SLAVE_READ                         4
372 #define PFMC_SLAVE_WRITE                        5
373 #define PFMC_PREEMPTION                         6
374 #define PFMC_DISCONNECT_RETRY                   7
375 #define PFMC_INTERRUPT                          8
376 #define PFMC_BUS_OWNERSHIP                      9
377 #define PFMC_TRANSACTION_LAG                    10
378 #define PFMC_PCI_CLOCK                          11
379 #define PFMC_SERIAL_CLOCK                       12
380 #define PFMC_SP_CLOCK                           13
381
382 /*
383  *  The following defines are for the flags in the performance counter value 1
384  *  register.
385  */
386 #define PFCV1_PC1V_MASK                         0xFFFFFFFF
387 #define PFCV1_PC1V_SHIFT                        0
388
389 /*
390  *  The following defines are for the flags in the performance counter value 2
391  *  register.
392  */
393 #define PFCV2_PC2V_MASK                         0xFFFFFFFF
394 #define PFCV2_PC2V_SHIFT                        0
395
396 /*
397  *  The following defines are for the flags in the clock control register 1.
398  */
399 #define CLKCR1_OSCS                             0x00000001
400 #define CLKCR1_OSCP                             0x00000002
401 #define CLKCR1_PLLSS_MASK                       0x0000000C
402 #define CLKCR1_PLLSS_SERIAL                     0x00000000
403 #define CLKCR1_PLLSS_CRYSTAL                    0x00000004
404 #define CLKCR1_PLLSS_PCI                        0x00000008
405 #define CLKCR1_PLLSS_RESERVED                   0x0000000C
406 #define CLKCR1_PLLP                             0x00000010
407 #define CLKCR1_SWCE                             0x00000020
408 #define CLKCR1_PLLOS                            0x00000040
409
410 /*
411  *  The following defines are for the flags in the clock control register 2.
412  */
413 #define CLKCR2_PDIVS_MASK                       0x0000000F
414 #define CLKCR2_PDIVS_1                          0x00000001
415 #define CLKCR2_PDIVS_2                          0x00000002
416 #define CLKCR2_PDIVS_4                          0x00000004
417 #define CLKCR2_PDIVS_7                          0x00000007
418 #define CLKCR2_PDIVS_8                          0x00000008
419 #define CLKCR2_PDIVS_16                         0x00000000
420
421 /*
422  *  The following defines are for the flags in the PLL multiplier register.
423  */
424 #define PLLM_MASK                               0x000000FF
425 #define PLLM_SHIFT                              0
426
427 /*
428  *  The following defines are for the flags in the PLL capacitor coefficient
429  *  register.
430  */
431 #define PLLCC_CDR_MASK                          0x00000007
432 #ifndef NO_CS4610
433 #define PLLCC_CDR_240_350_MHZ                   0x00000000
434 #define PLLCC_CDR_184_265_MHZ                   0x00000001
435 #define PLLCC_CDR_144_205_MHZ                   0x00000002
436 #define PLLCC_CDR_111_160_MHZ                   0x00000003
437 #define PLLCC_CDR_87_123_MHZ                    0x00000004
438 #define PLLCC_CDR_67_96_MHZ                     0x00000005
439 #define PLLCC_CDR_52_74_MHZ                     0x00000006
440 #define PLLCC_CDR_45_58_MHZ                     0x00000007
441 #endif
442 #ifndef NO_CS4612
443 #define PLLCC_CDR_271_398_MHZ                   0x00000000
444 #define PLLCC_CDR_227_330_MHZ                   0x00000001
445 #define PLLCC_CDR_167_239_MHZ                   0x00000002
446 #define PLLCC_CDR_150_215_MHZ                   0x00000003
447 #define PLLCC_CDR_107_154_MHZ                   0x00000004
448 #define PLLCC_CDR_98_140_MHZ                    0x00000005
449 #define PLLCC_CDR_73_104_MHZ                    0x00000006
450 #define PLLCC_CDR_63_90_MHZ                     0x00000007
451 #endif
452 #define PLLCC_LPF_MASK                          0x000000F8
453 #ifndef NO_CS4610
454 #define PLLCC_LPF_23850_60000_KHZ               0x00000000
455 #define PLLCC_LPF_7960_26290_KHZ                0x00000008
456 #define PLLCC_LPF_4160_10980_KHZ                0x00000018
457 #define PLLCC_LPF_1740_4580_KHZ                 0x00000038
458 #define PLLCC_LPF_724_1910_KHZ                  0x00000078
459 #define PLLCC_LPF_317_798_KHZ                   0x000000F8
460 #endif
461 #ifndef NO_CS4612
462 #define PLLCC_LPF_25580_64530_KHZ               0x00000000
463 #define PLLCC_LPF_14360_37270_KHZ               0x00000008
464 #define PLLCC_LPF_6100_16020_KHZ                0x00000018
465 #define PLLCC_LPF_2540_6690_KHZ                 0x00000038
466 #define PLLCC_LPF_1050_2780_KHZ                 0x00000078
467 #define PLLCC_LPF_450_1160_KHZ                  0x000000F8
468 #endif
469
470 /*
471  *  The following defines are for the flags in the feature reporting register.
472  */
473 #define FRR_FAB_MASK                            0x00000003
474 #define FRR_MASK_MASK                           0x0000001C
475 #ifdef NO_CS4612
476 #define FRR_CFOP_MASK                           0x000000E0
477 #else
478 #define FRR_CFOP_MASK                           0x00000FE0
479 #endif
480 #define FRR_CFOP_NOT_DVD                        0x00000020
481 #define FRR_CFOP_A3D                            0x00000040
482 #define FRR_CFOP_128_PIN                        0x00000080
483 #ifndef NO_CS4612
484 #define FRR_CFOP_CS4280                         0x00000800
485 #endif
486 #define FRR_FAB_SHIFT                           0
487 #define FRR_MASK_SHIFT                          2
488 #define FRR_CFOP_SHIFT                          5
489
490 /*
491  *  The following defines are for the flags in the configuration load 1
492  *  register.
493  */
494 #define CFL1_CLOCK_SOURCE_MASK                  0x00000003
495 #define CFL1_CLOCK_SOURCE_CS423X                0x00000000
496 #define CFL1_CLOCK_SOURCE_AC97                  0x00000001
497 #define CFL1_CLOCK_SOURCE_CRYSTAL               0x00000002
498 #define CFL1_CLOCK_SOURCE_DUAL_AC97             0x00000003
499 #define CFL1_VALID_DATA_MASK                    0x000000FF
500
501 /*
502  *  The following defines are for the flags in the configuration load 2
503  *  register.
504  */
505 #define CFL2_VALID_DATA_MASK                    0x000000FF
506
507 /*
508  *  The following defines are for the flags in the serial port master control
509  *  register 1.
510  */
511 #define SERMC1_MSPE                             0x00000001
512 #define SERMC1_PTC_MASK                         0x0000000E
513 #define SERMC1_PTC_CS423X                       0x00000000
514 #define SERMC1_PTC_AC97                         0x00000002
515 #define SERMC1_PTC_DAC                          0x00000004
516 #define SERMC1_PLB                              0x00000010
517 #define SERMC1_XLB                              0x00000020
518
519 /*
520  *  The following defines are for the flags in the serial port master control
521  *  register 2.
522  */
523 #define SERMC2_LROE                             0x00000001
524 #define SERMC2_MCOE                             0x00000002
525 #define SERMC2_MCDIV                            0x00000004
526
527 /*
528  *  The following defines are for the flags in the serial port 1 configuration
529  *  register.
530  */
531 #define SERC1_SO1EN                             0x00000001
532 #define SERC1_SO1F_MASK                         0x0000000E
533 #define SERC1_SO1F_CS423X                       0x00000000
534 #define SERC1_SO1F_AC97                         0x00000002
535 #define SERC1_SO1F_DAC                          0x00000004
536 #define SERC1_SO1F_SPDIF                        0x00000006
537
538 /*
539  *  The following defines are for the flags in the serial port 2 configuration
540  *  register.
541  */
542 #define SERC2_SI1EN                             0x00000001
543 #define SERC2_SI1F_MASK                         0x0000000E
544 #define SERC2_SI1F_CS423X                       0x00000000
545 #define SERC2_SI1F_AC97                         0x00000002
546 #define SERC2_SI1F_ADC                          0x00000004
547 #define SERC2_SI1F_SPDIF                        0x00000006
548
549 /*
550  *  The following defines are for the flags in the serial port 3 configuration
551  *  register.
552  */
553 #define SERC3_SO2EN                             0x00000001
554 #define SERC3_SO2F_MASK                         0x00000006
555 #define SERC3_SO2F_DAC                          0x00000000
556 #define SERC3_SO2F_SPDIF                        0x00000002
557
558 /*
559  *  The following defines are for the flags in the serial port 4 configuration
560  *  register.
561  */
562 #define SERC4_SO3EN                             0x00000001
563 #define SERC4_SO3F_MASK                         0x00000006
564 #define SERC4_SO3F_DAC                          0x00000000
565 #define SERC4_SO3F_SPDIF                        0x00000002
566
567 /*
568  *  The following defines are for the flags in the serial port 5 configuration
569  *  register.
570  */
571 #define SERC5_SI2EN                             0x00000001
572 #define SERC5_SI2F_MASK                         0x00000006
573 #define SERC5_SI2F_ADC                          0x00000000
574 #define SERC5_SI2F_SPDIF                        0x00000002
575
576 /*
577  *  The following defines are for the flags in the serial port backdoor sample
578  *  pointer register.
579  */
580 #define SERBSP_FSP_MASK                         0x0000000F
581 #define SERBSP_FSP_SHIFT                        0
582
583 /*
584  *  The following defines are for the flags in the serial port backdoor status
585  *  register.
586  */
587 #define SERBST_RRDY                             0x00000001
588 #define SERBST_WBSY                             0x00000002
589
590 /*
591  *  The following defines are for the flags in the serial port backdoor command
592  *  register.
593  */
594 #define SERBCM_RDC                              0x00000001
595 #define SERBCM_WRC                              0x00000002
596
597 /*
598  *  The following defines are for the flags in the serial port backdoor address
599  *  register.
600  */
601 #ifdef NO_CS4612
602 #define SERBAD_FAD_MASK                         0x000000FF
603 #else
604 #define SERBAD_FAD_MASK                         0x000001FF
605 #endif
606 #define SERBAD_FAD_SHIFT                        0
607
608 /*
609  *  The following defines are for the flags in the serial port backdoor
610  *  configuration register.
611  */
612 #define SERBCF_HBP                              0x00000001
613
614 /*
615  *  The following defines are for the flags in the serial port backdoor write
616  *  port register.
617  */
618 #define SERBWP_FWD_MASK                         0x000FFFFF
619 #define SERBWP_FWD_SHIFT                        0
620
621 /*
622  *  The following defines are for the flags in the serial port backdoor read
623  *  port register.
624  */
625 #define SERBRP_FRD_MASK                         0x000FFFFF
626 #define SERBRP_FRD_SHIFT                        0
627
628 /*
629  *  The following defines are for the flags in the async FIFO address register.
630  */
631 #ifndef NO_CS4612
632 #define ASER_FADDR_A1_MASK                      0x000001FF
633 #define ASER_FADDR_EN1                          0x00008000
634 #define ASER_FADDR_A2_MASK                      0x01FF0000
635 #define ASER_FADDR_EN2                          0x80000000
636 #define ASER_FADDR_A1_SHIFT                     0
637 #define ASER_FADDR_A2_SHIFT                     16
638 #endif
639
640 /*
641  *  The following defines are for the flags in the AC97 control register.
642  */
643 #define ACCTL_RSTN                              0x00000001
644 #define ACCTL_ESYN                              0x00000002
645 #define ACCTL_VFRM                              0x00000004
646 #define ACCTL_DCV                               0x00000008
647 #define ACCTL_CRW                               0x00000010
648 #define ACCTL_ASYN                              0x00000020
649 #ifndef NO_CS4612
650 #define ACCTL_TC                                0x00000040
651 #endif
652
653 /*
654  *  The following defines are for the flags in the AC97 status register.
655  */
656 #define ACSTS_CRDY                              0x00000001
657 #define ACSTS_VSTS                              0x00000002
658 #ifndef NO_CS4612
659 #define ACSTS_WKUP                              0x00000004
660 #endif
661
662 /*
663  *  The following defines are for the flags in the AC97 output slot valid
664  *  register.
665  */
666 #define ACOSV_SLV3                              0x00000001
667 #define ACOSV_SLV4                              0x00000002
668 #define ACOSV_SLV5                              0x00000004
669 #define ACOSV_SLV6                              0x00000008
670 #define ACOSV_SLV7                              0x00000010
671 #define ACOSV_SLV8                              0x00000020
672 #define ACOSV_SLV9                              0x00000040
673 #define ACOSV_SLV10                             0x00000080
674 #define ACOSV_SLV11                             0x00000100
675 #define ACOSV_SLV12                             0x00000200
676
677 /*
678  *  The following defines are for the flags in the AC97 command address
679  *  register.
680  */
681 #define ACCAD_CI_MASK                           0x0000007F
682 #define ACCAD_CI_SHIFT                          0
683
684 /*
685  *  The following defines are for the flags in the AC97 command data register.
686  */
687 #define ACCDA_CD_MASK                           0x0000FFFF
688 #define ACCDA_CD_SHIFT                          0
689
690 /*
691  *  The following defines are for the flags in the AC97 input slot valid
692  *  register.
693  */
694 #define ACISV_ISV3                              0x00000001
695 #define ACISV_ISV4                              0x00000002
696 #define ACISV_ISV5                              0x00000004
697 #define ACISV_ISV6                              0x00000008
698 #define ACISV_ISV7                              0x00000010
699 #define ACISV_ISV8                              0x00000020
700 #define ACISV_ISV9                              0x00000040
701 #define ACISV_ISV10                             0x00000080
702 #define ACISV_ISV11                             0x00000100
703 #define ACISV_ISV12                             0x00000200
704
705 /*
706  *  The following defines are for the flags in the AC97 status address
707  *  register.
708  */
709 #define ACSAD_SI_MASK                           0x0000007F
710 #define ACSAD_SI_SHIFT                          0
711
712 /*
713  *  The following defines are for the flags in the AC97 status data register.
714  */
715 #define ACSDA_SD_MASK                           0x0000FFFF
716 #define ACSDA_SD_SHIFT                          0
717
718 /*
719  *  The following defines are for the flags in the joystick poll/trigger
720  *  register.
721  */
722 #define JSPT_CAX                                0x00000001
723 #define JSPT_CAY                                0x00000002
724 #define JSPT_CBX                                0x00000004
725 #define JSPT_CBY                                0x00000008
726 #define JSPT_BA1                                0x00000010
727 #define JSPT_BA2                                0x00000020
728 #define JSPT_BB1                                0x00000040
729 #define JSPT_BB2                                0x00000080
730
731 /*
732  *  The following defines are for the flags in the joystick control register.
733  */
734 #define JSCTL_SP_MASK                           0x00000003
735 #define JSCTL_SP_SLOW                           0x00000000
736 #define JSCTL_SP_MEDIUM_SLOW                    0x00000001
737 #define JSCTL_SP_MEDIUM_FAST                    0x00000002
738 #define JSCTL_SP_FAST                           0x00000003
739 #define JSCTL_ARE                               0x00000004
740
741 /*
742  *  The following defines are for the flags in the joystick coordinate pair 1
743  *  readback register.
744  */
745 #define JSC1_Y1V_MASK                           0x0000FFFF
746 #define JSC1_X1V_MASK                           0xFFFF0000
747 #define JSC1_Y1V_SHIFT                          0
748 #define JSC1_X1V_SHIFT                          16
749
750 /*
751  *  The following defines are for the flags in the joystick coordinate pair 2
752  *  readback register.
753  */
754 #define JSC2_Y2V_MASK                           0x0000FFFF
755 #define JSC2_X2V_MASK                           0xFFFF0000
756 #define JSC2_Y2V_SHIFT                          0
757 #define JSC2_X2V_SHIFT                          16
758
759 /*
760  *  The following defines are for the flags in the MIDI control register.
761  */
762 #define MIDCR_TXE                               0x00000001      /* Enable transmitting. */
763 #define MIDCR_RXE                               0x00000002      /* Enable receiving. */
764 #define MIDCR_RIE                               0x00000004      /* Interrupt upon tx ready. */
765 #define MIDCR_TIE                               0x00000008      /* Interrupt upon rx ready. */
766 #define MIDCR_MLB                               0x00000010      /* Enable midi loopback. */
767 #define MIDCR_MRST                              0x00000020      /* Reset interface. */
768
769 /*
770  *  The following defines are for the flags in the MIDI status register.
771  */
772 #define MIDSR_TBF                               0x00000001      /* Tx FIFO is full. */
773 #define MIDSR_RBE                               0x00000002      /* Rx FIFO is empty. */
774
775 /*
776  *  The following defines are for the flags in the MIDI write port register.
777  */
778 #define MIDWP_MWD_MASK                          0x000000FF
779 #define MIDWP_MWD_SHIFT                         0
780
781 /*
782  *  The following defines are for the flags in the MIDI read port register.
783  */
784 #define MIDRP_MRD_MASK                          0x000000FF
785 #define MIDRP_MRD_SHIFT                         0
786
787 /*
788  *  The following defines are for the flags in the joystick GPIO register.
789  */
790 #define JSIO_DAX                                0x00000001
791 #define JSIO_DAY                                0x00000002
792 #define JSIO_DBX                                0x00000004
793 #define JSIO_DBY                                0x00000008
794 #define JSIO_AXOE                               0x00000010
795 #define JSIO_AYOE                               0x00000020
796 #define JSIO_BXOE                               0x00000040
797 #define JSIO_BYOE                               0x00000080
798
799 /*
800  *  The following defines are for the flags in the master async/sync serial
801  *  port enable register.
802  */
803 #ifndef NO_CS4612
804 #define ASER_MASTER_ME                          0x00000001
805 #endif
806
807 /*
808  *  The following defines are for the flags in the configuration interface
809  *  register.
810  */
811 #define CFGI_CLK                                0x00000001
812 #define CFGI_DOUT                               0x00000002
813 #define CFGI_DIN_EEN                            0x00000004
814 #define CFGI_EELD                               0x00000008
815
816 /*
817  *  The following defines are for the flags in the subsystem ID and vendor ID
818  *  register.
819  */
820 #define SSVID_VID_MASK                          0x0000FFFF
821 #define SSVID_SID_MASK                          0xFFFF0000
822 #define SSVID_VID_SHIFT                         0
823 #define SSVID_SID_SHIFT                         16
824
825 /*
826  *  The following defines are for the flags in the GPIO pin interface register.
827  */
828 #define GPIOR_VOLDN                             0x00000001
829 #define GPIOR_VOLUP                             0x00000002
830 #define GPIOR_SI2D                              0x00000004
831 #define GPIOR_SI2OE                             0x00000008
832
833 /*
834  *  The following defines are for the flags in the extended GPIO pin direction
835  *  register.
836  */
837 #ifndef NO_CS4612
838 #define EGPIODR_GPOE0                           0x00000001
839 #define EGPIODR_GPOE1                           0x00000002
840 #define EGPIODR_GPOE2                           0x00000004
841 #define EGPIODR_GPOE3                           0x00000008
842 #define EGPIODR_GPOE4                           0x00000010
843 #define EGPIODR_GPOE5                           0x00000020
844 #define EGPIODR_GPOE6                           0x00000040
845 #define EGPIODR_GPOE7                           0x00000080
846 #define EGPIODR_GPOE8                           0x00000100
847 #endif
848
849 /*
850  *  The following defines are for the flags in the extended GPIO pin polarity/
851  *  type register.
852  */
853 #ifndef NO_CS4612
854 #define EGPIOPTR_GPPT0                          0x00000001
855 #define EGPIOPTR_GPPT1                          0x00000002
856 #define EGPIOPTR_GPPT2                          0x00000004
857 #define EGPIOPTR_GPPT3                          0x00000008
858 #define EGPIOPTR_GPPT4                          0x00000010
859 #define EGPIOPTR_GPPT5                          0x00000020
860 #define EGPIOPTR_GPPT6                          0x00000040
861 #define EGPIOPTR_GPPT7                          0x00000080
862 #define EGPIOPTR_GPPT8                          0x00000100
863 #endif
864
865 /*
866  *  The following defines are for the flags in the extended GPIO pin sticky
867  *  register.
868  */
869 #ifndef NO_CS4612
870 #define EGPIOTR_GPS0                            0x00000001
871 #define EGPIOTR_GPS1                            0x00000002
872 #define EGPIOTR_GPS2                            0x00000004
873 #define EGPIOTR_GPS3                            0x00000008
874 #define EGPIOTR_GPS4                            0x00000010
875 #define EGPIOTR_GPS5                            0x00000020
876 #define EGPIOTR_GPS6                            0x00000040
877 #define EGPIOTR_GPS7                            0x00000080
878 #define EGPIOTR_GPS8                            0x00000100
879 #endif
880
881 /*
882  *  The following defines are for the flags in the extended GPIO ping wakeup
883  *  register.
884  */
885 #ifndef NO_CS4612
886 #define EGPIOWR_GPW0                            0x00000001
887 #define EGPIOWR_GPW1                            0x00000002
888 #define EGPIOWR_GPW2                            0x00000004
889 #define EGPIOWR_GPW3                            0x00000008
890 #define EGPIOWR_GPW4                            0x00000010
891 #define EGPIOWR_GPW5                            0x00000020
892 #define EGPIOWR_GPW6                            0x00000040
893 #define EGPIOWR_GPW7                            0x00000080
894 #define EGPIOWR_GPW8                            0x00000100
895 #endif
896
897 /*
898  *  The following defines are for the flags in the extended GPIO pin status
899  *  register.
900  */
901 #ifndef NO_CS4612
902 #define EGPIOSR_GPS0                            0x00000001
903 #define EGPIOSR_GPS1                            0x00000002
904 #define EGPIOSR_GPS2                            0x00000004
905 #define EGPIOSR_GPS3                            0x00000008
906 #define EGPIOSR_GPS4                            0x00000010
907 #define EGPIOSR_GPS5                            0x00000020
908 #define EGPIOSR_GPS6                            0x00000040
909 #define EGPIOSR_GPS7                            0x00000080
910 #define EGPIOSR_GPS8                            0x00000100
911 #endif
912
913 /*
914  *  The following defines are for the flags in the serial port 6 configuration
915  *  register.
916  */
917 #ifndef NO_CS4612
918 #define SERC6_ASDO2EN                           0x00000001
919 #endif
920
921 /*
922  *  The following defines are for the flags in the serial port 7 configuration
923  *  register.
924  */
925 #ifndef NO_CS4612
926 #define SERC7_ASDI2EN                           0x00000001
927 #define SERC7_POSILB                            0x00000002
928 #define SERC7_SIPOLB                            0x00000004
929 #define SERC7_SOSILB                            0x00000008
930 #define SERC7_SISOLB                            0x00000010
931 #endif
932
933 /*
934  *  The following defines are for the flags in the serial port AC link
935  *  configuration register.
936  */
937 #ifndef NO_CS4612
938 #define SERACC_CHIP_TYPE_MASK                  0x00000001
939 #define SERACC_CHIP_TYPE_1_03                  0x00000000
940 #define SERACC_CHIP_TYPE_2_0                   0x00000001
941 #define SERACC_TWO_CODECS                      0x00000002
942 #define SERACC_MDM                             0x00000004
943 #define SERACC_HSP                             0x00000008
944 #define SERACC_ODT                             0x00000010 /* only CS4630 */
945 #endif
946
947 /*
948  *  The following defines are for the flags in the AC97 control register 2.
949  */
950 #ifndef NO_CS4612
951 #define ACCTL2_RSTN                             0x00000001
952 #define ACCTL2_ESYN                             0x00000002
953 #define ACCTL2_VFRM                             0x00000004
954 #define ACCTL2_DCV                              0x00000008
955 #define ACCTL2_CRW                              0x00000010
956 #define ACCTL2_ASYN                             0x00000020
957 #endif
958
959 /*
960  *  The following defines are for the flags in the AC97 status register 2.
961  */
962 #ifndef NO_CS4612
963 #define ACSTS2_CRDY                             0x00000001
964 #define ACSTS2_VSTS                             0x00000002
965 #endif
966
967 /*
968  *  The following defines are for the flags in the AC97 output slot valid
969  *  register 2.
970  */
971 #ifndef NO_CS4612
972 #define ACOSV2_SLV3                             0x00000001
973 #define ACOSV2_SLV4                             0x00000002
974 #define ACOSV2_SLV5                             0x00000004
975 #define ACOSV2_SLV6                             0x00000008
976 #define ACOSV2_SLV7                             0x00000010
977 #define ACOSV2_SLV8                             0x00000020
978 #define ACOSV2_SLV9                             0x00000040
979 #define ACOSV2_SLV10                            0x00000080
980 #define ACOSV2_SLV11                            0x00000100
981 #define ACOSV2_SLV12                            0x00000200
982 #endif
983
984 /*
985  *  The following defines are for the flags in the AC97 command address
986  *  register 2.
987  */
988 #ifndef NO_CS4612
989 #define ACCAD2_CI_MASK                          0x0000007F
990 #define ACCAD2_CI_SHIFT                         0
991 #endif
992
993 /*
994  *  The following defines are for the flags in the AC97 command data register
995  *  2.
996  */
997 #ifndef NO_CS4612
998 #define ACCDA2_CD_MASK                          0x0000FFFF
999 #define ACCDA2_CD_SHIFT                         0  
1000 #endif
1001
1002 /*
1003  *  The following defines are for the flags in the AC97 input slot valid
1004  *  register 2.
1005  */
1006 #ifndef NO_CS4612
1007 #define ACISV2_ISV3                             0x00000001
1008 #define ACISV2_ISV4                             0x00000002
1009 #define ACISV2_ISV5                             0x00000004
1010 #define ACISV2_ISV6                             0x00000008
1011 #define ACISV2_ISV7                             0x00000010
1012 #define ACISV2_ISV8                             0x00000020
1013 #define ACISV2_ISV9                             0x00000040
1014 #define ACISV2_ISV10                            0x00000080
1015 #define ACISV2_ISV11                            0x00000100
1016 #define ACISV2_ISV12                            0x00000200
1017 #endif
1018
1019 /*
1020  *  The following defines are for the flags in the AC97 status address
1021  *  register 2.
1022  */
1023 #ifndef NO_CS4612
1024 #define ACSAD2_SI_MASK                          0x0000007F
1025 #define ACSAD2_SI_SHIFT                         0
1026 #endif
1027
1028 /*
1029  *  The following defines are for the flags in the AC97 status data register 2.
1030  */
1031 #ifndef NO_CS4612
1032 #define ACSDA2_SD_MASK                          0x0000FFFF
1033 #define ACSDA2_SD_SHIFT                         0
1034 #endif
1035
1036 /*
1037  *  The following defines are for the flags in the I/O trap address and control
1038  *  registers (all 12).
1039  */
1040 #ifndef NO_CS4612
1041 #define IOTAC_SA_MASK                           0x0000FFFF
1042 #define IOTAC_MSK_MASK                          0x000F0000
1043 #define IOTAC_IODC_MASK                         0x06000000
1044 #define IOTAC_IODC_16_BIT                       0x00000000
1045 #define IOTAC_IODC_10_BIT                       0x02000000
1046 #define IOTAC_IODC_12_BIT                       0x04000000
1047 #define IOTAC_WSPI                              0x08000000
1048 #define IOTAC_RSPI                              0x10000000
1049 #define IOTAC_WSE                               0x20000000
1050 #define IOTAC_WE                                0x40000000
1051 #define IOTAC_RE                                0x80000000
1052 #define IOTAC_SA_SHIFT                          0
1053 #define IOTAC_MSK_SHIFT                         16
1054 #endif
1055
1056 /*
1057  *  The following defines are for the flags in the I/O trap fast read registers
1058  *  (all 8).
1059  */
1060 #ifndef NO_CS4612
1061 #define IOTFR_D_MASK                            0x0000FFFF
1062 #define IOTFR_A_MASK                            0x000F0000
1063 #define IOTFR_R_MASK                            0x0F000000
1064 #define IOTFR_ALL                               0x40000000
1065 #define IOTFR_VL                                0x80000000
1066 #define IOTFR_D_SHIFT                           0
1067 #define IOTFR_A_SHIFT                           16
1068 #define IOTFR_R_SHIFT                           24
1069 #endif
1070
1071 /*
1072  *  The following defines are for the flags in the I/O trap FIFO register.
1073  */
1074 #ifndef NO_CS4612
1075 #define IOTFIFO_BA_MASK                         0x00003FFF
1076 #define IOTFIFO_S_MASK                          0x00FF0000
1077 #define IOTFIFO_OF                              0x40000000
1078 #define IOTFIFO_SPIOF                           0x80000000
1079 #define IOTFIFO_BA_SHIFT                        0
1080 #define IOTFIFO_S_SHIFT                         16
1081 #endif
1082
1083 /*
1084  *  The following defines are for the flags in the I/O trap retry read data
1085  *  register.
1086  */
1087 #ifndef NO_CS4612
1088 #define IOTRRD_D_MASK                           0x0000FFFF
1089 #define IOTRRD_RDV                              0x80000000
1090 #define IOTRRD_D_SHIFT                          0
1091 #endif
1092
1093 /*
1094  *  The following defines are for the flags in the I/O trap FIFO pointer
1095  *  register.
1096  */
1097 #ifndef NO_CS4612
1098 #define IOTFP_CA_MASK                           0x00003FFF
1099 #define IOTFP_PA_MASK                           0x3FFF0000
1100 #define IOTFP_CA_SHIFT                          0
1101 #define IOTFP_PA_SHIFT                          16
1102 #endif
1103
1104 /*
1105  *  The following defines are for the flags in the I/O trap control register.
1106  */
1107 #ifndef NO_CS4612
1108 #define IOTCR_ITD                               0x00000001
1109 #define IOTCR_HRV                               0x00000002
1110 #define IOTCR_SRV                               0x00000004
1111 #define IOTCR_DTI                               0x00000008
1112 #define IOTCR_DFI                               0x00000010
1113 #define IOTCR_DDP                               0x00000020
1114 #define IOTCR_JTE                               0x00000040
1115 #define IOTCR_PPE                               0x00000080
1116 #endif
1117
1118 /*
1119  *  The following defines are for the flags in the direct PCI data register.
1120  */
1121 #ifndef NO_CS4612
1122 #define DPCID_D_MASK                            0xFFFFFFFF
1123 #define DPCID_D_SHIFT                           0
1124 #endif
1125
1126 /*
1127  *  The following defines are for the flags in the direct PCI address register.
1128  */
1129 #ifndef NO_CS4612
1130 #define DPCIA_A_MASK                            0xFFFFFFFF
1131 #define DPCIA_A_SHIFT                           0
1132 #endif
1133
1134 /*
1135  *  The following defines are for the flags in the direct PCI command register.
1136  */
1137 #ifndef NO_CS4612
1138 #define DPCIC_C_MASK                            0x0000000F
1139 #define DPCIC_C_IOREAD                          0x00000002
1140 #define DPCIC_C_IOWRITE                         0x00000003
1141 #define DPCIC_BE_MASK                           0x000000F0
1142 #endif
1143
1144 /*
1145  *  The following defines are for the flags in the PC/PCI request register.
1146  */
1147 #ifndef NO_CS4612
1148 #define PCPCIR_RDC_MASK                         0x00000007
1149 #define PCPCIR_C_MASK                           0x00007000
1150 #define PCPCIR_REQ                              0x00008000
1151 #define PCPCIR_RDC_SHIFT                        0
1152 #define PCPCIR_C_SHIFT                          12
1153 #endif
1154
1155 /*
1156  *  The following defines are for the flags in the PC/PCI grant register.
1157  */ 
1158 #ifndef NO_CS4612
1159 #define PCPCIG_GDC_MASK                         0x00000007
1160 #define PCPCIG_VL                               0x00008000
1161 #define PCPCIG_GDC_SHIFT                        0
1162 #endif
1163
1164 /*
1165  *  The following defines are for the flags in the PC/PCI master enable
1166  *  register.
1167  */
1168 #ifndef NO_CS4612
1169 #define PCPCIEN_EN                              0x00000001
1170 #endif
1171
1172 /*
1173  *  The following defines are for the flags in the extended PCI power
1174  *  management control register.
1175  */
1176 #ifndef NO_CS4612
1177 #define EPCIPMC_GWU                             0x00000001
1178 #define EPCIPMC_FSPC                            0x00000002
1179 #endif 
1180
1181 /*
1182  *  The following defines are for the flags in the SP control register.
1183  */
1184 #define SPCR_RUN                                0x00000001
1185 #define SPCR_STPFR                              0x00000002
1186 #define SPCR_RUNFR                              0x00000004
1187 #define SPCR_TICK                               0x00000008
1188 #define SPCR_DRQEN                              0x00000020
1189 #define SPCR_RSTSP                              0x00000040
1190 #define SPCR_OREN                               0x00000080
1191 #ifndef NO_CS4612
1192 #define SPCR_PCIINT                             0x00000100
1193 #define SPCR_OINTD                              0x00000200
1194 #define SPCR_CRE                                0x00008000
1195 #endif
1196
1197 /*
1198  *  The following defines are for the flags in the debug index register.
1199  */
1200 #define DREG_REGID_MASK                         0x0000007F
1201 #define DREG_DEBUG                              0x00000080
1202 #define DREG_RGBK_MASK                          0x00000700
1203 #define DREG_TRAP                               0x00000800
1204 #if !defined(NO_CS4612)
1205 #if !defined(NO_CS4615)
1206 #define DREG_TRAPX                              0x00001000
1207 #endif
1208 #endif
1209 #define DREG_REGID_SHIFT                        0
1210 #define DREG_RGBK_SHIFT                         8
1211 #define DREG_RGBK_REGID_MASK                    0x0000077F
1212 #define DREG_REGID_R0                           0x00000010
1213 #define DREG_REGID_R1                           0x00000011
1214 #define DREG_REGID_R2                           0x00000012
1215 #define DREG_REGID_R3                           0x00000013
1216 #define DREG_REGID_R4                           0x00000014
1217 #define DREG_REGID_R5                           0x00000015
1218 #define DREG_REGID_R6                           0x00000016
1219 #define DREG_REGID_R7                           0x00000017
1220 #define DREG_REGID_R8                           0x00000018
1221 #define DREG_REGID_R9                           0x00000019
1222 #define DREG_REGID_RA                           0x0000001A
1223 #define DREG_REGID_RB                           0x0000001B
1224 #define DREG_REGID_RC                           0x0000001C
1225 #define DREG_REGID_RD                           0x0000001D
1226 #define DREG_REGID_RE                           0x0000001E
1227 #define DREG_REGID_RF                           0x0000001F
1228 #define DREG_REGID_RA_BUS_LOW                   0x00000020
1229 #define DREG_REGID_RA_BUS_HIGH                  0x00000038
1230 #define DREG_REGID_YBUS_LOW                     0x00000050
1231 #define DREG_REGID_YBUS_HIGH                    0x00000058
1232 #define DREG_REGID_TRAP_0                       0x00000100
1233 #define DREG_REGID_TRAP_1                       0x00000101
1234 #define DREG_REGID_TRAP_2                       0x00000102
1235 #define DREG_REGID_TRAP_3                       0x00000103
1236 #define DREG_REGID_TRAP_4                       0x00000104
1237 #define DREG_REGID_TRAP_5                       0x00000105
1238 #define DREG_REGID_TRAP_6                       0x00000106
1239 #define DREG_REGID_TRAP_7                       0x00000107
1240 #define DREG_REGID_INDIRECT_ADDRESS             0x0000010E
1241 #define DREG_REGID_TOP_OF_STACK                 0x0000010F
1242 #if !defined(NO_CS4612)
1243 #if !defined(NO_CS4615)
1244 #define DREG_REGID_TRAP_8                       0x00000110
1245 #define DREG_REGID_TRAP_9                       0x00000111
1246 #define DREG_REGID_TRAP_10                      0x00000112
1247 #define DREG_REGID_TRAP_11                      0x00000113
1248 #define DREG_REGID_TRAP_12                      0x00000114
1249 #define DREG_REGID_TRAP_13                      0x00000115
1250 #define DREG_REGID_TRAP_14                      0x00000116
1251 #define DREG_REGID_TRAP_15                      0x00000117
1252 #define DREG_REGID_TRAP_16                      0x00000118
1253 #define DREG_REGID_TRAP_17                      0x00000119
1254 #define DREG_REGID_TRAP_18                      0x0000011A
1255 #define DREG_REGID_TRAP_19                      0x0000011B
1256 #define DREG_REGID_TRAP_20                      0x0000011C
1257 #define DREG_REGID_TRAP_21                      0x0000011D
1258 #define DREG_REGID_TRAP_22                      0x0000011E
1259 #define DREG_REGID_TRAP_23                      0x0000011F
1260 #endif
1261 #endif
1262 #define DREG_REGID_RSA0_LOW                     0x00000200
1263 #define DREG_REGID_RSA0_HIGH                    0x00000201
1264 #define DREG_REGID_RSA1_LOW                     0x00000202
1265 #define DREG_REGID_RSA1_HIGH                    0x00000203
1266 #define DREG_REGID_RSA2                         0x00000204
1267 #define DREG_REGID_RSA3                         0x00000205
1268 #define DREG_REGID_RSI0_LOW                     0x00000206
1269 #define DREG_REGID_RSI0_HIGH                    0x00000207
1270 #define DREG_REGID_RSI1                         0x00000208
1271 #define DREG_REGID_RSI2                         0x00000209
1272 #define DREG_REGID_SAGUSTATUS                   0x0000020A
1273 #define DREG_REGID_RSCONFIG01_LOW               0x0000020B
1274 #define DREG_REGID_RSCONFIG01_HIGH              0x0000020C
1275 #define DREG_REGID_RSCONFIG23_LOW               0x0000020D
1276 #define DREG_REGID_RSCONFIG23_HIGH              0x0000020E
1277 #define DREG_REGID_RSDMA01E                     0x0000020F
1278 #define DREG_REGID_RSDMA23E                     0x00000210
1279 #define DREG_REGID_RSD0_LOW                     0x00000211
1280 #define DREG_REGID_RSD0_HIGH                    0x00000212
1281 #define DREG_REGID_RSD1_LOW                     0x00000213
1282 #define DREG_REGID_RSD1_HIGH                    0x00000214
1283 #define DREG_REGID_RSD2_LOW                     0x00000215
1284 #define DREG_REGID_RSD2_HIGH                    0x00000216
1285 #define DREG_REGID_RSD3_LOW                     0x00000217
1286 #define DREG_REGID_RSD3_HIGH                    0x00000218
1287 #define DREG_REGID_SRAR_HIGH                    0x0000021A
1288 #define DREG_REGID_SRAR_LOW                     0x0000021B
1289 #define DREG_REGID_DMA_STATE                    0x0000021C
1290 #define DREG_REGID_CURRENT_DMA_STREAM           0x0000021D
1291 #define DREG_REGID_NEXT_DMA_STREAM              0x0000021E
1292 #define DREG_REGID_CPU_STATUS                   0x00000300
1293 #define DREG_REGID_MAC_MODE                     0x00000301
1294 #define DREG_REGID_STACK_AND_REPEAT             0x00000302
1295 #define DREG_REGID_INDEX0                       0x00000304
1296 #define DREG_REGID_INDEX1                       0x00000305
1297 #define DREG_REGID_DMA_STATE_0_3                0x00000400
1298 #define DREG_REGID_DMA_STATE_4_7                0x00000404
1299 #define DREG_REGID_DMA_STATE_8_11               0x00000408
1300 #define DREG_REGID_DMA_STATE_12_15              0x0000040C
1301 #define DREG_REGID_DMA_STATE_16_19              0x00000410
1302 #define DREG_REGID_DMA_STATE_20_23              0x00000414
1303 #define DREG_REGID_DMA_STATE_24_27              0x00000418
1304 #define DREG_REGID_DMA_STATE_28_31              0x0000041C
1305 #define DREG_REGID_DMA_STATE_32_35              0x00000420
1306 #define DREG_REGID_DMA_STATE_36_39              0x00000424
1307 #define DREG_REGID_DMA_STATE_40_43              0x00000428
1308 #define DREG_REGID_DMA_STATE_44_47              0x0000042C
1309 #define DREG_REGID_DMA_STATE_48_51              0x00000430
1310 #define DREG_REGID_DMA_STATE_52_55              0x00000434
1311 #define DREG_REGID_DMA_STATE_56_59              0x00000438
1312 #define DREG_REGID_DMA_STATE_60_63              0x0000043C
1313 #define DREG_REGID_DMA_STATE_64_67              0x00000440
1314 #define DREG_REGID_DMA_STATE_68_71              0x00000444
1315 #define DREG_REGID_DMA_STATE_72_75              0x00000448
1316 #define DREG_REGID_DMA_STATE_76_79              0x0000044C
1317 #define DREG_REGID_DMA_STATE_80_83              0x00000450
1318 #define DREG_REGID_DMA_STATE_84_87              0x00000454
1319 #define DREG_REGID_DMA_STATE_88_91              0x00000458
1320 #define DREG_REGID_DMA_STATE_92_95              0x0000045C
1321 #define DREG_REGID_TRAP_SELECT                  0x00000500
1322 #define DREG_REGID_TRAP_WRITE_0                 0x00000500
1323 #define DREG_REGID_TRAP_WRITE_1                 0x00000501
1324 #define DREG_REGID_TRAP_WRITE_2                 0x00000502
1325 #define DREG_REGID_TRAP_WRITE_3                 0x00000503
1326 #define DREG_REGID_TRAP_WRITE_4                 0x00000504
1327 #define DREG_REGID_TRAP_WRITE_5                 0x00000505
1328 #define DREG_REGID_TRAP_WRITE_6                 0x00000506
1329 #define DREG_REGID_TRAP_WRITE_7                 0x00000507
1330 #if !defined(NO_CS4612)
1331 #if !defined(NO_CS4615)
1332 #define DREG_REGID_TRAP_WRITE_8                 0x00000510
1333 #define DREG_REGID_TRAP_WRITE_9                 0x00000511
1334 #define DREG_REGID_TRAP_WRITE_10                0x00000512
1335 #define DREG_REGID_TRAP_WRITE_11                0x00000513
1336 #define DREG_REGID_TRAP_WRITE_12                0x00000514
1337 #define DREG_REGID_TRAP_WRITE_13                0x00000515
1338 #define DREG_REGID_TRAP_WRITE_14                0x00000516
1339 #define DREG_REGID_TRAP_WRITE_15                0x00000517
1340 #define DREG_REGID_TRAP_WRITE_16                0x00000518
1341 #define DREG_REGID_TRAP_WRITE_17                0x00000519
1342 #define DREG_REGID_TRAP_WRITE_18                0x0000051A
1343 #define DREG_REGID_TRAP_WRITE_19                0x0000051B
1344 #define DREG_REGID_TRAP_WRITE_20                0x0000051C
1345 #define DREG_REGID_TRAP_WRITE_21                0x0000051D
1346 #define DREG_REGID_TRAP_WRITE_22                0x0000051E
1347 #define DREG_REGID_TRAP_WRITE_23                0x0000051F
1348 #endif
1349 #endif
1350 #define DREG_REGID_MAC0_ACC0_LOW                0x00000600
1351 #define DREG_REGID_MAC0_ACC1_LOW                0x00000601
1352 #define DREG_REGID_MAC0_ACC2_LOW                0x00000602
1353 #define DREG_REGID_MAC0_ACC3_LOW                0x00000603
1354 #define DREG_REGID_MAC1_ACC0_LOW                0x00000604
1355 #define DREG_REGID_MAC1_ACC1_LOW                0x00000605
1356 #define DREG_REGID_MAC1_ACC2_LOW                0x00000606
1357 #define DREG_REGID_MAC1_ACC3_LOW                0x00000607
1358 #define DREG_REGID_MAC0_ACC0_MID                0x00000608
1359 #define DREG_REGID_MAC0_ACC1_MID                0x00000609
1360 #define DREG_REGID_MAC0_ACC2_MID                0x0000060A
1361 #define DREG_REGID_MAC0_ACC3_MID                0x0000060B
1362 #define DREG_REGID_MAC1_ACC0_MID                0x0000060C
1363 #define DREG_REGID_MAC1_ACC1_MID                0x0000060D
1364 #define DREG_REGID_MAC1_ACC2_MID                0x0000060E
1365 #define DREG_REGID_MAC1_ACC3_MID                0x0000060F
1366 #define DREG_REGID_MAC0_ACC0_HIGH               0x00000610
1367 #define DREG_REGID_MAC0_ACC1_HIGH               0x00000611
1368 #define DREG_REGID_MAC0_ACC2_HIGH               0x00000612
1369 #define DREG_REGID_MAC0_ACC3_HIGH               0x00000613
1370 #define DREG_REGID_MAC1_ACC0_HIGH               0x00000614
1371 #define DREG_REGID_MAC1_ACC1_HIGH               0x00000615
1372 #define DREG_REGID_MAC1_ACC2_HIGH               0x00000616
1373 #define DREG_REGID_MAC1_ACC3_HIGH               0x00000617
1374 #define DREG_REGID_RSHOUT_LOW                   0x00000620
1375 #define DREG_REGID_RSHOUT_MID                   0x00000628
1376 #define DREG_REGID_RSHOUT_HIGH                  0x00000630
1377
1378 /*
1379  *  The following defines are for the flags in the DMA stream requestor write
1380  */
1381 #define DSRWP_DSR_MASK                          0x0000000F
1382 #define DSRWP_DSR_BG_RQ                         0x00000001
1383 #define DSRWP_DSR_PRIORITY_MASK                 0x00000006
1384 #define DSRWP_DSR_PRIORITY_0                    0x00000000
1385 #define DSRWP_DSR_PRIORITY_1                    0x00000002
1386 #define DSRWP_DSR_PRIORITY_2                    0x00000004
1387 #define DSRWP_DSR_PRIORITY_3                    0x00000006
1388 #define DSRWP_DSR_RQ_PENDING                    0x00000008
1389
1390 /*
1391  *  The following defines are for the flags in the trap write port register.
1392  */
1393 #define TWPR_TW_MASK                            0x0000FFFF
1394 #define TWPR_TW_SHIFT                           0
1395
1396 /*
1397  *  The following defines are for the flags in the stack pointer write
1398  *  register.
1399  */
1400 #define SPWR_STKP_MASK                          0x0000000F
1401 #define SPWR_STKP_SHIFT                         0
1402
1403 /*
1404  *  The following defines are for the flags in the SP interrupt register.
1405  */
1406 #define SPIR_FRI                                0x00000001
1407 #define SPIR_DOI                                0x00000002
1408 #define SPIR_GPI2                               0x00000004
1409 #define SPIR_GPI3                               0x00000008
1410 #define SPIR_IP0                                0x00000010
1411 #define SPIR_IP1                                0x00000020
1412 #define SPIR_IP2                                0x00000040
1413 #define SPIR_IP3                                0x00000080
1414
1415 /*
1416  *  The following defines are for the flags in the functional group 1 register.
1417  */
1418 #define FGR1_F1S_MASK                           0x0000FFFF
1419 #define FGR1_F1S_SHIFT                          0
1420
1421 /*
1422  *  The following defines are for the flags in the SP clock status register.
1423  */
1424 #define SPCS_FRI                                0x00000001
1425 #define SPCS_DOI                                0x00000002
1426 #define SPCS_GPI2                               0x00000004
1427 #define SPCS_GPI3                               0x00000008
1428 #define SPCS_IP0                                0x00000010
1429 #define SPCS_IP1                                0x00000020
1430 #define SPCS_IP2                                0x00000040
1431 #define SPCS_IP3                                0x00000080
1432 #define SPCS_SPRUN                              0x00000100
1433 #define SPCS_SLEEP                              0x00000200
1434 #define SPCS_FG                                 0x00000400
1435 #define SPCS_ORUN                               0x00000800
1436 #define SPCS_IRQ                                0x00001000
1437 #define SPCS_FGN_MASK                           0x0000E000
1438 #define SPCS_FGN_SHIFT                          13
1439
1440 /*
1441  *  The following defines are for the flags in the SP DMA requestor status
1442  *  register.
1443  */
1444 #define SDSR_DCS_MASK                           0x000000FF
1445 #define SDSR_DCS_SHIFT                          0
1446 #define SDSR_DCS_NONE                           0x00000007
1447
1448 /*
1449  *  The following defines are for the flags in the frame timer register.
1450  */
1451 #define FRMT_FTV_MASK                           0x0000FFFF
1452 #define FRMT_FTV_SHIFT                          0
1453
1454 /*
1455  *  The following defines are for the flags in the frame timer current count
1456  *  register.
1457  */
1458 #define FRCC_FCC_MASK                           0x0000FFFF
1459 #define FRCC_FCC_SHIFT                          0
1460
1461 /*
1462  *  The following defines are for the flags in the frame timer save count
1463  *  register.
1464  */
1465 #define FRSC_FCS_MASK                           0x0000FFFF
1466 #define FRSC_FCS_SHIFT                          0
1467
1468 /*
1469  *  The following define the various flags stored in the scatter/gather
1470  *  descriptors.
1471  */
1472 #define DMA_SG_NEXT_ENTRY_MASK                  0x00000FF8
1473 #define DMA_SG_SAMPLE_END_MASK                  0x0FFF0000
1474 #define DMA_SG_SAMPLE_END_FLAG                  0x10000000
1475 #define DMA_SG_LOOP_END_FLAG                    0x20000000
1476 #define DMA_SG_SIGNAL_END_FLAG                  0x40000000
1477 #define DMA_SG_SIGNAL_PAGE_FLAG                 0x80000000
1478 #define DMA_SG_NEXT_ENTRY_SHIFT                 3
1479 #define DMA_SG_SAMPLE_END_SHIFT                 16
1480
1481 /*
1482  *  The following define the offsets of the fields within the on-chip generic
1483  *  DMA requestor.
1484  */
1485 #define DMA_RQ_CONTROL1                         0x00000000
1486 #define DMA_RQ_CONTROL2                         0x00000004
1487 #define DMA_RQ_SOURCE_ADDR                      0x00000008
1488 #define DMA_RQ_DESTINATION_ADDR                 0x0000000C
1489 #define DMA_RQ_NEXT_PAGE_ADDR                   0x00000010
1490 #define DMA_RQ_NEXT_PAGE_SGDESC                 0x00000014
1491 #define DMA_RQ_LOOP_START_ADDR                  0x00000018
1492 #define DMA_RQ_POST_LOOP_ADDR                   0x0000001C
1493 #define DMA_RQ_PAGE_MAP_ADDR                    0x00000020
1494
1495 /*
1496  *  The following defines are for the flags in the first control word of the
1497  *  on-chip generic DMA requestor.
1498  */
1499 #define DMA_RQ_C1_COUNT_MASK                    0x000003FF
1500 #define DMA_RQ_C1_DESTINATION_SCATTER           0x00001000
1501 #define DMA_RQ_C1_SOURCE_GATHER                 0x00002000
1502 #define DMA_RQ_C1_DONE_FLAG                     0x00004000
1503 #define DMA_RQ_C1_OPTIMIZE_STATE                0x00008000
1504 #define DMA_RQ_C1_SAMPLE_END_STATE_MASK         0x00030000
1505 #define DMA_RQ_C1_FULL_PAGE                     0x00000000
1506 #define DMA_RQ_C1_BEFORE_SAMPLE_END             0x00010000
1507 #define DMA_RQ_C1_PAGE_MAP_ERROR                0x00020000
1508 #define DMA_RQ_C1_AT_SAMPLE_END                 0x00030000
1509 #define DMA_RQ_C1_LOOP_END_STATE_MASK           0x000C0000
1510 #define DMA_RQ_C1_NOT_LOOP_END                  0x00000000
1511 #define DMA_RQ_C1_BEFORE_LOOP_END               0x00040000
1512 #define DMA_RQ_C1_2PAGE_LOOP_BEGIN              0x00080000
1513 #define DMA_RQ_C1_LOOP_BEGIN                    0x000C0000
1514 #define DMA_RQ_C1_PAGE_MAP_MASK                 0x00300000
1515 #define DMA_RQ_C1_PM_NONE_PENDING               0x00000000
1516 #define DMA_RQ_C1_PM_NEXT_PENDING               0x00100000
1517 #define DMA_RQ_C1_PM_RESERVED                   0x00200000
1518 #define DMA_RQ_C1_PM_LOOP_NEXT_PENDING          0x00300000
1519 #define DMA_RQ_C1_WRITEBACK_DEST_FLAG           0x00400000
1520 #define DMA_RQ_C1_WRITEBACK_SRC_FLAG            0x00800000
1521 #define DMA_RQ_C1_DEST_SIZE_MASK                0x07000000
1522 #define DMA_RQ_C1_DEST_LINEAR                   0x00000000
1523 #define DMA_RQ_C1_DEST_MOD16                    0x01000000
1524 #define DMA_RQ_C1_DEST_MOD32                    0x02000000
1525 #define DMA_RQ_C1_DEST_MOD64                    0x03000000
1526 #define DMA_RQ_C1_DEST_MOD128                   0x04000000
1527 #define DMA_RQ_C1_DEST_MOD256                   0x05000000
1528 #define DMA_RQ_C1_DEST_MOD512                   0x06000000
1529 #define DMA_RQ_C1_DEST_MOD1024                  0x07000000
1530 #define DMA_RQ_C1_DEST_ON_HOST                  0x08000000
1531 #define DMA_RQ_C1_SOURCE_SIZE_MASK              0x70000000
1532 #define DMA_RQ_C1_SOURCE_LINEAR                 0x00000000
1533 #define DMA_RQ_C1_SOURCE_MOD16                  0x10000000
1534 #define DMA_RQ_C1_SOURCE_MOD32                  0x20000000
1535 #define DMA_RQ_C1_SOURCE_MOD64                  0x30000000
1536 #define DMA_RQ_C1_SOURCE_MOD128                 0x40000000
1537 #define DMA_RQ_C1_SOURCE_MOD256                 0x50000000
1538 #define DMA_RQ_C1_SOURCE_MOD512                 0x60000000
1539 #define DMA_RQ_C1_SOURCE_MOD1024                0x70000000
1540 #define DMA_RQ_C1_SOURCE_ON_HOST                0x80000000
1541 #define DMA_RQ_C1_COUNT_SHIFT                   0
1542
1543 /*
1544  *  The following defines are for the flags in the second control word of the
1545  *  on-chip generic DMA requestor.
1546  */
1547 #define DMA_RQ_C2_VIRTUAL_CHANNEL_MASK          0x0000003F
1548 #define DMA_RQ_C2_VIRTUAL_SIGNAL_MASK           0x00000300
1549 #define DMA_RQ_C2_NO_VIRTUAL_SIGNAL             0x00000000
1550 #define DMA_RQ_C2_SIGNAL_EVERY_DMA              0x00000100
1551 #define DMA_RQ_C2_SIGNAL_SOURCE_PINGPONG        0x00000200
1552 #define DMA_RQ_C2_SIGNAL_DEST_PINGPONG          0x00000300
1553 #define DMA_RQ_C2_AUDIO_CONVERT_MASK            0x0000F000
1554 #define DMA_RQ_C2_AC_NONE                       0x00000000
1555 #define DMA_RQ_C2_AC_8_TO_16_BIT                0x00001000
1556 #define DMA_RQ_C2_AC_MONO_TO_STEREO             0x00002000
1557 #define DMA_RQ_C2_AC_ENDIAN_CONVERT             0x00004000
1558 #define DMA_RQ_C2_AC_SIGNED_CONVERT             0x00008000
1559 #define DMA_RQ_C2_LOOP_END_MASK                 0x0FFF0000
1560 #define DMA_RQ_C2_LOOP_MASK                     0x30000000
1561 #define DMA_RQ_C2_NO_LOOP                       0x00000000
1562 #define DMA_RQ_C2_ONE_PAGE_LOOP                 0x10000000
1563 #define DMA_RQ_C2_TWO_PAGE_LOOP                 0x20000000
1564 #define DMA_RQ_C2_MULTI_PAGE_LOOP               0x30000000
1565 #define DMA_RQ_C2_SIGNAL_LOOP_BACK              0x40000000
1566 #define DMA_RQ_C2_SIGNAL_POST_BEGIN_PAGE        0x80000000
1567 #define DMA_RQ_C2_VIRTUAL_CHANNEL_SHIFT         0
1568 #define DMA_RQ_C2_LOOP_END_SHIFT                16
1569
1570 /*
1571  *  The following defines are for the flags in the source and destination words
1572  *  of the on-chip generic DMA requestor.
1573  */
1574 #define DMA_RQ_SD_ADDRESS_MASK                  0x0000FFFF
1575 #define DMA_RQ_SD_MEMORY_ID_MASK                0x000F0000
1576 #define DMA_RQ_SD_SP_PARAM_ADDR                 0x00000000
1577 #define DMA_RQ_SD_SP_SAMPLE_ADDR                0x00010000
1578 #define DMA_RQ_SD_SP_PROGRAM_ADDR               0x00020000
1579 #define DMA_RQ_SD_SP_DEBUG_ADDR                 0x00030000
1580 #define DMA_RQ_SD_OMNIMEM_ADDR                  0x000E0000
1581 #define DMA_RQ_SD_END_FLAG                      0x40000000
1582 #define DMA_RQ_SD_ERROR_FLAG                    0x80000000
1583 #define DMA_RQ_SD_ADDRESS_SHIFT                 0
1584
1585 /*
1586  *  The following defines are for the flags in the page map address word of the
1587  *  on-chip generic DMA requestor.
1588  */
1589 #define DMA_RQ_PMA_LOOP_THIRD_PAGE_ENTRY_MASK   0x00000FF8
1590 #define DMA_RQ_PMA_PAGE_TABLE_MASK              0xFFFFF000
1591 #define DMA_RQ_PMA_LOOP_THIRD_PAGE_ENTRY_SHIFT  3
1592 #define DMA_RQ_PMA_PAGE_TABLE_SHIFT             12
1593
1594 #define BA1_VARIDEC_BUF_1       0x000
1595
1596 #define BA1_PDTC                0x0c0    /* BA1_PLAY_DMA_TRANSACTION_COUNT_REG */
1597 #define BA1_PFIE                0x0c4    /* BA1_PLAY_FORMAT_&_INTERRUPT_ENABLE_REG */
1598 #define BA1_PBA                 0x0c8    /* BA1_PLAY_BUFFER_ADDRESS */
1599 #define BA1_PVOL                0x0f8    /* BA1_PLAY_VOLUME_REG */
1600 #define BA1_PSRC                0x288    /* BA1_PLAY_SAMPLE_RATE_CORRECTION_REG */
1601 #define BA1_PCTL                0x2a4    /* BA1_PLAY_CONTROL_REG */
1602 #define BA1_PPI                 0x2b4    /* BA1_PLAY_PHASE_INCREMENT_REG */
1603
1604 #define BA1_CCTL                0x064    /* BA1_CAPTURE_CONTROL_REG */
1605 #define BA1_CIE                 0x104    /* BA1_CAPTURE_INTERRUPT_ENABLE_REG */
1606 #define BA1_CBA                 0x10c    /* BA1_CAPTURE_BUFFER_ADDRESS */
1607 #define BA1_CSRC                0x2c8    /* BA1_CAPTURE_SAMPLE_RATE_CORRECTION_REG */
1608 #define BA1_CCI                 0x2d8    /* BA1_CAPTURE_COEFFICIENT_INCREMENT_REG */
1609 #define BA1_CD                  0x2e0    /* BA1_CAPTURE_DELAY_REG */
1610 #define BA1_CPI                 0x2f4    /* BA1_CAPTURE_PHASE_INCREMENT_REG */
1611 #define BA1_CVOL                0x2f8    /* BA1_CAPTURE_VOLUME_REG */
1612
1613 #define BA1_CFG1                0x134    /* BA1_CAPTURE_FRAME_GROUP_1_REG */
1614 #define BA1_CFG2                0x138    /* BA1_CAPTURE_FRAME_GROUP_2_REG */
1615 #define BA1_CCST                0x13c    /* BA1_CAPTURE_CONSTANT_REG */
1616 #define BA1_CSPB                0x340    /* BA1_CAPTURE_SPB_ADDRESS */
1617
1618 /*
1619  *
1620  */
1621
1622 #define CS46XX_MODE_OUTPUT      (1<<0)   /* MIDI UART - output */ 
1623 #define CS46XX_MODE_INPUT       (1<<1)   /* MIDI UART - input */
1624
1625 /*
1626  *
1627  */
1628
1629 #define SAVE_REG_MAX             0x10
1630 #define POWER_DOWN_ALL         0x7f0f
1631
1632 /* maxinum number of AC97 codecs connected, AC97 2.0 defined 4 */
1633 #define MAX_NR_AC97                                         4
1634 #define CS46XX_PRIMARY_CODEC_INDEX          0
1635 #define CS46XX_SECONDARY_CODEC_INDEX            1
1636 #define CS46XX_SECONDARY_CODEC_OFFSET           0x80
1637 #define CS46XX_DSP_CAPTURE_CHANNEL          1
1638
1639 /* capture */
1640 #define CS46XX_DSP_CAPTURE_CHANNEL          1
1641
1642 /* mixer */
1643 #define CS46XX_MIXER_SPDIF_INPUT_ELEMENT    1
1644 #define CS46XX_MIXER_SPDIF_OUTPUT_ELEMENT   2
1645
1646 typedef struct _snd_cs46xx cs46xx_t;
1647
1648 typedef struct _snd_cs46xx_pcm_t {
1649         struct snd_dma_buffer hw_buf;
1650   
1651         unsigned int ctl;
1652         unsigned int shift;     /* Shift count to trasform frames in bytes */
1653         unsigned int sw_bufsize;
1654         unsigned int sw_data;   /* Offset to next dst (or src) in sw ring buffer */
1655         unsigned int sw_io;
1656         int sw_ready;           /* Bytes ready to be transferred to/from hw */
1657         unsigned int hw_data;   /* Offset to next dst (or src) in hw ring buffer */
1658         unsigned int hw_io;     /* Ring buffer hw pointer */
1659         int hw_ready;           /* Bytes ready for play (or captured) in hw ring buffer */
1660         size_t appl_ptr;        /* Last seen appl_ptr */
1661         snd_pcm_substream_t *substream;
1662
1663         pcm_channel_descriptor_t * pcm_channel;
1664
1665         int pcm_channel_id;    /* Fron Rear, Center Lfe  ... */
1666 } cs46xx_pcm_t;
1667
1668 typedef struct {
1669         char name[24];
1670         unsigned long base;
1671         unsigned long remap_addr;
1672         unsigned long size;
1673         struct resource *resource;
1674 } snd_cs46xx_region_t;
1675
1676 struct _snd_cs46xx {
1677         int irq;
1678         unsigned long ba0_addr;
1679         unsigned long ba1_addr;
1680         union {
1681                 struct {
1682                         snd_cs46xx_region_t ba0;
1683                         snd_cs46xx_region_t data0;
1684                         snd_cs46xx_region_t data1;
1685                         snd_cs46xx_region_t pmem;
1686                         snd_cs46xx_region_t reg;
1687                 } name;
1688                 snd_cs46xx_region_t idx[5];
1689         } region;
1690
1691         unsigned int mode;
1692         
1693         struct {
1694                 struct snd_dma_buffer hw_buf;
1695
1696                 unsigned int ctl;
1697                 unsigned int shift;     /* Shift count to trasform frames in bytes */
1698                 unsigned int sw_bufsize;
1699                 unsigned int sw_data;   /* Offset to next dst (or src) in sw ring buffer */
1700                 unsigned int sw_io;
1701                 int sw_ready;           /* Bytes ready to be transferred to/from hw */
1702                 unsigned int hw_data;   /* Offset to next dst (or src) in hw ring buffer */
1703                 unsigned int hw_io;     /* Ring buffer hw pointer */
1704                 int hw_ready;           /* Bytes ready for play (or captured) in hw ring buffer */
1705                 size_t appl_ptr;        /* Last seen appl_ptr */
1706                 snd_pcm_substream_t *substream;
1707         } capt;
1708
1709
1710         int nr_ac97_codecs;
1711         ac97_bus_t *ac97_bus;
1712         ac97_t *ac97[MAX_NR_AC97];
1713
1714         struct pci_dev *pci;
1715         snd_card_t *card;
1716         snd_pcm_t *pcm;
1717
1718         snd_rawmidi_t *rmidi;
1719         snd_rawmidi_substream_t *midi_input;
1720         snd_rawmidi_substream_t *midi_output;
1721
1722         spinlock_t reg_lock;
1723         unsigned int midcr;
1724         unsigned int uartm;
1725
1726         struct snd_dma_device dma_dev;
1727
1728         int amplifier;
1729         void (*amplifier_ctrl)(cs46xx_t *, int);
1730         void (*active_ctrl)(cs46xx_t *, int);
1731         void (*mixer_init)(cs46xx_t *);
1732
1733         struct pci_dev *acpi_dev;
1734         int acpi_port;
1735         snd_kcontrol_t *eapd_switch; /* for amplifier hack */
1736         int accept_valid;       /* accept mmap valid (for OSS) */
1737
1738         struct snd_cs46xx_gameport *gameport;
1739
1740 #ifdef CONFIG_SND_CS46XX_DEBUG_GPIO
1741         int current_gpio;
1742 #endif
1743 #ifdef CONFIG_SND_CS46XX_NEW_DSP
1744         struct semaphore spos_mutex;
1745
1746         dsp_spos_instance_t * dsp_spos_instance;
1747
1748         snd_pcm_t *pcm_rear;
1749         snd_pcm_t *pcm_center_lfe;
1750         snd_pcm_t *pcm_iec958;
1751 #else /* for compatibility */
1752         cs46xx_pcm_t *playback_pcm;
1753         unsigned int play_ctl;
1754 #endif
1755 };
1756
1757 int snd_cs46xx_create(snd_card_t *card,
1758                       struct pci_dev *pci,
1759                       int external_amp, int thinkpad,
1760                       cs46xx_t **rcodec);
1761
1762 int snd_cs46xx_pcm(cs46xx_t *chip, int device, snd_pcm_t **rpcm);
1763 int snd_cs46xx_pcm_rear(cs46xx_t *chip, int device, snd_pcm_t **rpcm);
1764 int snd_cs46xx_pcm_iec958(cs46xx_t *chip, int device, snd_pcm_t **rpcm);
1765 int snd_cs46xx_pcm_center_lfe(cs46xx_t *chip, int device, snd_pcm_t **rpcm);
1766 int snd_cs46xx_mixer(cs46xx_t *chip);
1767 int snd_cs46xx_midi(cs46xx_t *chip, int device, snd_rawmidi_t **rmidi);
1768 int snd_cs46xx_start_dsp(cs46xx_t *chip);
1769 void snd_cs46xx_gameport(cs46xx_t *chip);
1770
1771 #endif /* __SOUND_CS46XX_H */